# **Hot Swap Smart Fuse** # NCP81295, NCP81296 The NCP81295 and NCP81296 are 50 A, electronically re-settable, in-line fuses for use in 12 V, high current applications such as servers, storage and base stations. The NCP81295/6 offers a very low 0.65 m $\Omega$ integrated MOSFET to reduce solution size and minimize power loss. It also integrates a highly accurate current sensor for monitoring and overload protection. #### **Power Features** - Co-packaged Power Switch, Hotswap Controller and Current Sense - Up to 60 A Peak Current Output, 50 A Continuous - Vin Range: 4.5 V to 18 V - 0.65 mΩ, no R<sub>SENSE</sub> Required #### **Control Features** - Enable Input - Optional Enable-controlled Output Pulldown when Disabled - Programmable Soft-Start - Programmable, Multi-level Current Limit ### **Reporting Features** - Accurate Analog Load Current Monitor - Programmable Over Current Alert Output - Analog Temperature Output - Status Fault OK Output ### Other Features - 5 mm x 5 mm QFN32 Package - Operating Temperature: -40°C to 125°C - Can be Paralleled for Higher Current Applications - Built-in Insertion Delay for Hotswap Applications - NCP81295: Latch off for Following Protection Features NCP81296: Auto-Retry Mode for Following Protection Features - ◆ Current-limit after Delay - Fast Short-circuit Protection - Over-Temperature Shutdown - ◆ Excessive Soft-start Duration - Internal Switch Fault Diagnostics - Low-power Auxiliary Output Voltage # ON Semiconductor® www.onsemi.com ### **MARKING DIAGRAM** LQFN32 5x5, 0.5P CASE 487AA NCP8129x = Specific Device Code = 5 or 6 = Assembly Location WL = Wafer Lot = Year WW = Work Week = Pb-Free Package (may or may not be present) (Note: Microdot may be in either location) #### **PINOUT** For more details see Figure 1. #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 2 of this data sheet. Figure 1. Pin Configuration # **Ordering Information** **Table 1. AVAILABLE DEVICES** | Device | Package | Shipping <sup>†</sup> | |---------------|---------|-----------------------| | NCP81295MNTXG | QFN32 | 2500 / Tape & Reel | | NCP81296MNTXG | QFN32 | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 2. Typical Application Figure 3. Typical Application Diagram Figure 4. Application Schematic - Parallel Fuse Operation with Controller Figure 5. Application Schematic – Single EFuse with Controller Figure 6. Application Schematic - Stand-alone Single EFuse Figure 7. Application Schematic - Stand-alone Parallel EFuse Figure 8. Block Diagram ## **Table 2. PIN DESCRIPTION** | Pin No. | Symbol | Description | |---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC4 | No electrical connection internally. May connect to any potential | | 2 | NC5 | No electrical connection internally. May connect to any potential | | 3 | D_OC | Overcurrent indicator output (open drain). Low indicates the NCP81295 is limiting current. The D_OC output does not report current limiting during soft–start. | | 4 | ON | Enable input and output pulldown resistance control. | | 5 | GOK | OK status indicator output (open drain). Low indicates that the NCP81295 was turned off by a fault. | | 6 | NC1 | Test pin. Do not connect to this pin. Leave floating | | 7 | VINF | Control circuit power supply input. Connect to VIN pins through an RC filter. (1 $\Omega$ / 0.1 $\mu$ F) | | 8 | NC2 | Internal FET sense pin. Do not connect to this pin. Leave floating | | 9 | VIN09 | Input of high current output switch | | 10 | VIN10 | Input of high current output switch | | 11 | VIN11 | Input of high current output switch | | 12 | VIN12 | Input of high current output switch | | 13 | VIN13 | Input of high current output switch | | 14 | VIN14 | Input of high current output switch | | 15 | VIN15 | Input of high current output switch | | 16 | VIN16 | Input of high current output switch | | 17 | NC3 | Internal FET gate pin. Connect to the cathode of an anode grounded diode such as BAS16P2T5G. | | 18 | VTEMP | Analog temperature monitor output. | | 19 | SS | Soft Start time programming pin. Connect a capacitor to this pin to set the softstart time. | | 20 | GND | Ground | | 21 | VDD | Linear regulator output | | 22 | IMON | Analog current monitor output | | 23 | cs | Current sense feedback output (current). Scaling the voltage developed at this pin with a resistor to ground makes this also an input for several current limiting functions and overcurrent indicator D_OC. | | 24 | CLREF | Current limit setpoint input for normal operation (after soft-start). | | 25 | VOUT25 | Output of high current output switch | | 26 | VOUT26 | Output of high current output switch | | 27 | VOUT27 | Output of high current output switch | | 28 | VOUT28 | Output of high current output switch | | 29 | VOUT29 | Output of high current output switch | | 30 | VOUT30 | Output of high current output switch | | 31 | VOUT31 | Output of high current output switch | | 32 | VOUT32 | Output of high current output switch | | 33 | VIN33 | Input of high current output switch | **Table 3. MAXIMUM RATINGS** | Rating | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------|---------------------|---------------------|-----------|------| | Pin Voltage Range (Note 1) Vout enabled | VINx, VINF | -0.3 | 20 | V | | Pin Voltage Range (Note 1) Vout disabled (Note 2) | VINx, VINF | -0.3 | 30 | V | | Pin Voltage Range (Note 1) | VOUTx | -0.3<br>-1(<500 ms) | 20 | V | | Pin Voltage Range (Note 1) | VDD | -0.3 | 6.0 | V | | Pin Voltage Range (Note 3) | All Other Pins | -0.3 | VDD + 0.3 | V | | Operating Junction Temperature | T <sub>J(max)</sub> | | 150 | °C | | Storage Temperature Range | T <sub>STG</sub> | -55 | 150 | °C | | Lead Temperature Soldering<br>Reflow (SMD Styles Only), Pb-Free Versions (Note 4) | T <sub>SLD</sub> | | 260 | °C | | Electrostatic Discharge - Charged Device Model | ESD <sub>CDM</sub> | | 2.0 | kV | | Electrostatic Discharge - Human Body Model | ESD <sub>HBM</sub> | | 2.5 | kV | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. All signals referenced to GND unless noted otherwise. - 2. Vout disable is the state of output OFF when internal FET has turned off by disable ON or FAULTs protection. - 3. Pin ratings referenced to VDD apply with VDD at any voltage within the VDD Pin Voltage Range. - 4. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D ### **Table 4. THERMAL CHARACTERISTICS** | Rating | Symbol | Value | Unit | |--------------------------------------------------|-------------------|-------|------| | Thermal Resistance, Junction-to-Ambient (Note 5) | $R_{ heta JA}$ | 30 | °C/W | | Thermal Resistance, Junction-to-Top-Case | R <sub>θJCT</sub> | 50 | °C/W | | Thermal Resistance, Junction-to-Bottom-Case | $R_{ heta JCB}$ | 1.5 | °C/W | | Thermal Resistance, Junction-to-Board (Note 6) | $R_{ heta JB}$ | 1.5 | °C/W | | Thermal Resistance, Junction-to-Case (Note 7) | $R_{ heta JC}$ | 1.5 | °C/W | - 5. $R_{\theta JA}$ is obtained by simulating the device mounted on a 500 mm<sup>2</sup>, 1-oz Cu pad on a 80 mm x 80 mm, 1.6 mm thick 8-layer FR4 board. - 6. $R_{\theta JB}$ value based on hottest board temperature within 1 mm of the package. - 7. $R_{\theta JC} \approx R_{\theta JCT} /\!\!/ R_{\theta JCB}$ (Two-Resistor Compact Thermal Model, JESD15-3). # **Table 5. RECOMMENDED OPERATING RANGES** | Parameter | Symbol | Min | Max | Unit | |-------------------------------------|--------------------|-----|-----|------| | VIN, VINF Pin Voltage Range | | 4.5 | 18 | V | | Maximum Continuous Output Current | I <sub>AVE</sub> | | 50 | Α | | Peak Output Current | I <sub>PEAK</sub> | | 60 | А | | VDD Output Load Capacitance Range | C <sub>VDD</sub> | 2.2 | 10 | μF | | VTEMP Output Load Capacitance Range | C <sub>VTEMP</sub> | 0.1 | | μF | | Softstart Duration | T <sub>SS</sub> | 10 | 100 | ms | | CS Load Resistance Range | R <sub>CS</sub> | 1.8 | 4 | kΩ | | CLREF Voltage Range | V <sub>CLREF</sub> | 0.2 | 1.4 | V | | Operating Junction Temperature | T <sub>J(OP)</sub> | -40 | 125 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. Table 6. ELECTRICAL CHARACTERISTICS (VINx = VINF = 12.0 V, $V_{ON}$ = 3.3 V, $C_{VINF}$ = 0.1 μF, $C_{VDD}$ = 4.7 μF, $C_{VTEMP}$ = 0.1 μF, $C_{VTEMP}$ = 0.1 μF, $C_{VTEMP}$ = 1 kΩ, $C_{SS}$ = 100 nF (unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}C \le T_{A} = T_{J} \le 125^{\circ}C$ unless noted otherwise, and are guaranteed by design and characterization through statistical correlation. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |-----------------------------------------|----------------------|----------------------------------------------------------------------------------------|------|------|------|-------| | VINF INPUT | | | • | | | | | Quiescent Current | | V <sub>ON</sub> > 1.4 V, no load | | 3.23 | 5.0 | mA | | • | | V <sub>ON</sub> > 1.4 V, fault | | | 5.0 | mA | | • | | V <sub>ON</sub> < 0.8 V | | 2.38 | 4.0 | mA | | • | | V <sub>ON</sub> < 0.8 V, VINF = 16 V | | | 4.0 | mA | | VDD REGULATOR | | | U | I. | | | | VDD Output Voltage | V <sub>DD_NL</sub> | I <sub>VDD</sub> = 0 mA, VINF = 6 V | 4.7 | 5.09 | 5.3 | V | | VDD Load Capability | I <sub>DDLOAD</sub> | VINF = 5.5 V | | | 30 | mA | | VDD Current Limit | I <sub>DD_CL</sub> | VINF = 12 V and VINF = 6 V | 50 | 70 | | mA | | VDD Dropout Voltage | | I <sub>VDD</sub> = 25 mA, VINF = 4.5 V | | 85 | 200 | mV | | UVLO threshold – rising | V <sub>DD_UVR</sub> | | 4.1 | 4.3 | 4.5 | V | | UVLO threshold – falling | V <sub>DD_UVF</sub> | | 3.8 | 4.0 | 4.2 | V | | ON INPUT | | | u | I. | | | | Bias Current | I <sub>ON</sub> | From pin into a 0 V or 1.5 V source | 4.0 | 5.0 | 6.0 | μΑ | | Switch ON Threshold | V <sub>SWON</sub> | | 1.33 | 1.4 | 1.47 | V | | Switch OFF/ Pulldown Upper<br>Threshold | V <sub>SWOFF</sub> | | 1.13 | 1.2 | 1.27 | V | | Pulldown Lower Threshold | V <sub>PDOFF</sub> | | | 0.8 | | V | | Switch ON Delay Timer | t <sub>ON</sub> | From ON transitioning above V <sub>SWON</sub> to SS start | 0.6 | 1.0 | 2.5 | ms | | Switch OFF Delay Time<br>(Note 8) | toff | From ON transitioning below V <sub>SWOFF</sub> to GATE pulldown | | 1.7 | | μs | | ON Current Source Clamp<br>Voltage | V <sub>ON_CLMP</sub> | Max pullup voltage of current source | | 3.0 | | V | | Load Pulldown Delay Timer | t <sub>PD_DEL</sub> | From ON transitioning into the range between V <sub>SWOFF</sub> and V <sub>PDOFF</sub> | | 2.0 | | ms | | Output Pulldown Resistance | R <sub>PD</sub> | V <sub>OUT</sub> = 12 V, PD mode = 1 | | 0.77 | | kΩ | | SS PIN | | | • | | | | | Bias Current | I <sub>SS</sub> | From pin into a 0 V or 1 V source | 4.62 | 5.15 | 5.62 | μΑ | | Gain to VOUT | AV <sub>SS</sub> | | 9.6 | 10 | 10.4 | V/V | | SS Pulldown Voltage | V <sub>OL_SS</sub> | 0.1 mA into pin during ON delay | | 22 | | mV | | GOK OUTPUT | | | • | • | | | | Output Low Voltage | V <sub>OL_GOK</sub> | I <sub>GOK</sub> = 1 mA | | | 0.1 | V | | Off-state Leakage Current | I <sub>LK</sub> GOK | V <sub>GOK</sub> = 5 V | | | 1.0 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 8. Guaranteed by design or characterization data. Not tested in production. **Table 6. ELECTRICAL CHARACTERISTICS** (VINx = VINF = 12.0 V, V<sub>ON</sub> = 3.3 V, C<sub>VINF</sub> = 0.1 μF, C<sub>VDD</sub> = 4.7 μF, C<sub>VTEMP</sub> = 0.1 μF, R<sub>VTEMP</sub> = 1 kΩ, C<sub>SS</sub> = 100 nF (unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ 125°C unless noted otherwise, and are guaranteed by design and characterization through statistical correlation. | Parameter | Symbol | Test Conditions | | Min | Тур | Max | Units | |--------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------|-----------------------------|------|-----|------|---------------------| | IMON/CS OUTPUT | | | | • | | | | | IMON or CS Current | I <sub>IMON</sub> /I <sub>CS</sub> | T <sub>J</sub> = 0 to 85°C | T <sub>J</sub> = 0 to 85°C | | 55 | | μΑ | | (single EFuse)<br>Based on 10 μA/A+5 μA | | | IOUT = 10 A (Note 8) | | 105 | | μΑ | | | | | IOUT = 25 A (Note 8) | | 255 | | μΑ | | | | | IOUT = 50 A (Note 8) | | 505 | | μΑ | | Accuracy (single EFuse) | | T <sub>J</sub> = 0 to 85°C | IOUT = 5 A (Note 8) | -6 | | +6 | % | | | | | IOUT = 10 A (Note 8) | -4 | | +4 | % | | | | | IOUT = 25 A (Note 8) | -4 | | +4 | % | | | | | IOUT = 50 A (Note 8) | -4 | | +4 | % | | IMON or CS Current Source<br>Clamp Voltage | V <sub>IM_CLMP</sub> /<br>V <sub>CS_CLMP</sub> | Max pullup voltage | of current source | | 3.0 | | V | | Pre-Biased Offset Current<br>Load for Auto-Zero Op-Amp | I <sub>AZ_BIAS</sub> | | | | 5.0 | | μΑ | | CURRENT LIMIT & CLREF PI | N | | | | | | | | Current Limit Voltage | VCL_TH | If V <sub>CS</sub> > VCL_TH current limiting regulation occurs via gate | | 95 | 98 | 101 | %V <sub>CLREF</sub> | | Current Limit Clamp Voltage | V <sub>CL_LO</sub> | VOUT < 40%, VIN | V <sub>CLREF</sub> > 0.15 V | 135 | 152 | 165 | mV | | | V <sub>CL_HI</sub> | 40% VIN < VOUT < 80% VIN<br>V <sub>CLREF</sub> > 0.5 V | | 480 | 504 | 520 | mV | | Max Current Limit Reference<br>Voltage | V <sub>CL_MX</sub> | VOUT > 80% VIN, V <sub>CLREF</sub> > 1.6 V | | 1.55 | 1.6 | 1.65 | V | | Response Time (Note 8) | t <sub>CL_REG</sub> | V <sub>CS</sub> > V <sub>CLREF</sub> until current limiting | | | 200 | | μs | | CLREF Bias Current | I <sub>CL</sub> | From pin into a 1.2 | V source | 9.6 | 10 | 10.4 | μΑ | | CLREF Current Source<br>Clamp Voltage | V <sub>CL_CLMP</sub> | Max pullup voltage | of current source | | 3.0 | | V | | FET Turn-off Timer | t <sub>CL_LA</sub> | Delay between current limit detection and FET turn-off (GOK = 0) | | | 250 | | μs | | D_OC OUTPUT | | | | • | | • | | | Overcurrent Threshold | VOC_TH | If V <sub>CS</sub> > VOC_TH D_OC pin pulls low | | 83 | 86 | 90 | %V <sub>CLREF</sub> | | Output Low Voltage | V <sub>OL_DOC</sub> | I <sub>DOC</sub> = 1 mA | | | | 0.1 | V | | Off-state Leakage Current | I <sub>LK_DOC</sub> | V <sub>DOC</sub> = 5 V | | - | | 1.0 | μΑ | | Delay (rising) (Note 8) | | V <sub>CS</sub> < limit until D_ | OC rising | - | 1.0 | | μs | | Delay (falling) (Note 8) | | V <sub>CS</sub> > limit until D_ | OC falling | _ | 1.0 | | μs | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 8. Guaranteed by design or characterization data. Not tested in production. Table 6. ELECTRICAL CHARACTERISTICS (VINx = VINF = 12.0 V, V<sub>ON</sub> = 3.3 V, C<sub>VINF</sub> = 0.1 μF, C<sub>VDD</sub> = 4.7 μF, C<sub>VTEMP</sub> = 0.1 μF, R<sub>VTEMP</sub> = 1 kΩ, C<sub>SS</sub> = 100 nF (unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ 125°C unless noted otherwise, and are guaranteed by design and characterization through statistical correlation. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |--------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | SHORT CIRCUIT PROTECTION | ON | | I. | Į. | L | | | Current Threshold (Note 8) I <sub>SC</sub> | | NCP81295 | | 100 | | Α | | | | NCP81296 | | 80 | | Α | | Response Time (Note 8) | t <sub>SC</sub> | From I <sub>OUT</sub> > I <sub>LIMSC</sub> until gate pulldown | | 500 | | ns | | VTEMP OUTPUT | • | | | | | | | Bias Voltage | V <sub>VTEMP25</sub> | At 25°C | | 450 | | mV | | Gain (Note 8) | A <sub>V</sub> TEMP | 0 ° C ≤ T <sub>J</sub> ≤ 125 ° C | | 10 | | mV/°C | | Load Capability | R <sub>V</sub> TEMP | At 25°C | | 1 | | kΩ | | Pulldown Current | I <sub>V</sub> TEMP | At 25°C | | 50 | | μА | | THERMAL SHUTDOWN | • | | | | | | | Temperature Shutdown (Note 8) | T <sub>TSD</sub> | GOK pulls dow | | 140 | | °C | | OUTPUT SWITCH (FET) | | | • | • | | | | On Resistance | R <sub>DSon</sub> | T <sub>J</sub> = 25°C | | 0.65 | 1.0 | mΩ | | Off-state leakage current | I <sub>DSoff</sub> | VIN = 16 V, V <sub>ON</sub> < 1.2 V, T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | FAULT detection | | | | | | | | V <sub>DS</sub> Short Threshold | VDS_TH | Startup postponed if VOUT > VDS_TH at V <sub>ON</sub> > V <sub>SWON</sub> transition | | 88.8 | | %VIN | | V <sub>DS</sub> Short OK Threshold | VDS_OK | Startup resumed if VOUT < VDS_OK anytime after postponed | | 68.6 | | %VIN | | V <sub>GD</sub> Short Threshold | VDG_TH | Startup postponed if $V_G > VDG\_TH$ at $V_{ON} > V_{SWON}$ transition | | 3.1 | | V | | V <sub>GD</sub> Short OK Threshold | VDG_OK | Startup resumed if V <sub>G</sub> < VDG_OK anytime after postponed | | 3.0 | | V | | V <sub>G</sub> Low Threshold | VG_TH | Latch/Restart if V <sub>GD</sub> < VG_TH after t <sub>SSF_END</sub> or t <sub>GATE_FLT</sub> | | 5.4 | | V | | V <sub>OUT</sub> Low Threshold | V <sub>OUTL_TH</sub> | Latch/Restart if V <sub>OUT</sub> < VOUTL_TH after tssF_END | | 90 | | %VIN | | Gate Fault Timer (Note 8) | t <sub>GATE_FLT</sub> | Time from V <sub>GD</sub> < V <sub>G</sub> <sub>TH</sub> transition after t <sub>SSF_END</sub> completed | | 200 | | ms | | Startup Timer Failsafe<br>(Note 8) | t <sub>SSF_END</sub> | Time from V <sub>ON</sub> > V <sub>SWON</sub> transition, Max programmable softstart time | | 200 | | ms | | AUTO-RETRY (NCP81296) | 1 | 1 | ı | | | | | Auto-Retry Delay | t <sub>DLY</sub> RETRY | Delay from power-down to retry of startup | | 1000 | | ms | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 8. Guaranteed by design or characterization data. Not tested in production. # **TYPICAL CHARACTERISTICS** Figure 9. Ics vs. Load Current Figure 10. Imon vs. Load Current Figure 11. Ics vs. Temperature Figure 12. Imon vs. Temperature Figure 13. Output Switch R<sub>DS(on)</sub> @ 22 A vs. Temperature Figure 14. Vtemp vs. Temperature (no load) # **TYPICAL CHARACTERISTICS** Figure 15. Output Switch Off-state Leakage vs. Temperature Figure 16. Power Loss vs. Load Current Figure 17. Internal FET's Safe Operating Area (SOA) Figure 18. Single Pulse Power Rating (10 μs – 1000 s, Junction–to–Ambient, Note 4) Figure 19. Single Pulse Power Rating (10 ms – 100 ms, Junction-to-Ambient, Note 4) ### **TYPICAL CHARACTERISTICS** Figure 20. Start Up by VIN (lout = 0 A) Figure 21. Shut Down by VIN (lout = 0 A) Figure 22. Start Up by VIN (lout = 15 A) Figure 23. Shut Down by VIN (lout = 15 A) Figure 24. Start Up by EN (lout = 0 A) Figure 25. Shut Down by EN (lout = 0 A) ### **TYPICAL CHARACTERISTICS** Test Conditions: Vin = 12 V, Rcs = 2 k $\Omega$ , Css = 200 nF, R<sub>CLREF</sub> = 121 k $\Omega$ , R<sub>IMON</sub> = 2 k $\Omega$ www.onsemi.com Normal Operation (lout = 51.8 A) Operation (lout = 2.5 A) # **TYPICAL CHARACTERISTICS** Figure 33. OCP during Power Up by Enable #### **General Information** The NCP81295/6 is an N-channel MOSFET co-packaged with a smart hotswap controller. It is suited for high-side current limiting and fusing in hot-swap applications. It can be used either alone, or in a paralell configuration for higher current applications. ## **VDD Output (Auxiliary Regulated Supply)** An internal linear regulator draws current from the VINF pin to produce and regulate voltage at the VDD pin. This auxiliary output supply is current–limited to $I_{DD\_CL}$ . A ceramic capacitor in the range of 2.2 $\mu F$ to 10 $\mu F$ must be placed between the VDD and GND pins, as close to the NCP81295/6 as possible. The voltage difference between VIN and VINF pin voltage should be within 0.4 V for better CS/IMON performance. Small time constant R/C filter such as 1 $\Omega/0.1~\mu F$ on the VINF pin is recommended. #### ON Input (Device Enable) When the ON pin voltage ( $V_{ON}$ ) is higher than $V_{SWON}$ , and no undervoltage (UVLO) or output switch faults are present, the output switch turns on. When $V_{ON}$ is lower than $V_{SWOFF}$ , the output switch is off. If $V_{ON}$ is between $V_{PDOFF}$ and $V_{SWOFF}$ for longer than $t_{PD\_DEL}$ , the output switches off, and a pulldown resistance to ground, of $R_{PD}$ , is applied to VOUT. For standalone applications, the ON pin sources current I<sub>ON</sub>, which can be used to delay output switch turn-on for some time after the appearance of input voltage by connecting a capacitor from the ON pin to ground. A bi-level control signal driving to ground can be biased up with a resistive divider to produce ON input levels between $V_{PDOFF} < V_{ON} < V_{SWON}$ and $V_{ON} > V_{SWON}$ in order to always apply the output pulldown when the output switch is off. ### SS Output (Soft-Start) When the output switch first turns on, it does so in a controlled manner. The output voltage (VOUT) follows the voltage at the SS pin, produced by current I<sub>SS</sub> into a capacitor from SS to ground. The duration of soft–start can be programmed by selection of the capacitor value. In parallel fuse applications, the SS pins of all fuses should be shorted together to one shared SS capacitor. Internal soft–start load balancing circuity will ensure the soft–start current is shared between paralleled devices, so as not to stress one device more than another or hit a soft start–current limit. The soft-start capacitor value can be calculated by: $C_{SS} = (t_{SS} * I_{SS} * AV_{SS})/VIN$ (where $t_{SS}$ is the target soft–start time). The recommended range of $t_{SS}$ is 10 – 100 ms (see Table 5). The typical $C_{SS}$ values for different $t_{SS}$ are listed below: | t <sub>SS</sub> (ms) | C <sub>SS</sub> (nF) | t <sub>SS</sub> (ms) | C <sub>SS</sub> (nF) | |----------------------|----------------------|----------------------|----------------------| | 10 | 47 | 60 | 270 | | 20 | 82 | 70 | 330 | |----|-----|-----|-----| | 30 | 120 | 80 | 330 | | 40 | 180 | 90 | 470 | | 50 | 220 | 100 | 470 | The maximum load capacitor value NCP81295/6 can power up depends on the device soft-start time. When $V_{IN}$ = 12 V, $R_{CS}$ = 2 k $\Omega$ , $R_{LOAD}$ = 2.4 $\Omega$ , their relationship for different paralleled operations are shown as below chart (above line device shuts down safely due to protection, below line device powers up successfully without trigger protection): ### **GOK Output (Gate OK)** The GOK pin is an open-drain output that is pulled low to report the fault under the following conditions: - V<sub>DD</sub> voltage is below UVLO voltage at any time. - V<sub>ON</sub> disabled and V<sub>DS\_OK</sub> is false (indicates a short from VIN to VOUT). - V<sub>ON</sub> disabled and V<sub>DG\_OK</sub> is false (indicates a short from GATE to VIN). - V<sub>ON</sub> enabled and V<sub>SS\_OK</sub> is false at t<sub>SSF\_END</sub> (indicates VOUT < 90% after soft-start completes <ul> FET latches off for NCP81295/auto-retries for NCP81296). - V<sub>ON</sub> enabled and V<sub>G</sub> is below V<sub>G\_TH</sub> at t<sub>SSF\_END</sub> (indicates leakage on GATE in startup – FET latches off for NCP81295/auto-retries for NCP81296). - V<sub>ON</sub> enabled and V<sub>G</sub> is below V<sub>G\_TH</sub> after t<sub>GATE\_FLT</sub> (indicates leakage on GATE during normal operation - FET latches off for NCP81295/auto-retries for NCP81296). - V<sub>ON</sub> enabled and a current-limiting condition lasts longer than t<sub>OC\_LA</sub> (FET latches off for NCP81295/auto-retries for NCP81296). V<sub>ON</sub> enabled and device temperature is above T<sub>TSD</sub> (indicates an over-temperature is detected – FET latches off for NCP81295/auto-retries for NCP81296). Usually GOK can't be used as power good to indicate the output voltage is in the normal range. Bringing VDD below the UVLO voltage is required to release a latching condition. #### **IMON Output (Current Monitor)** The IMON pin sources a current that is $A_{IMON}$ times the VOUT output current. A resistor connected from the IMON pin to ground can be used to monitor current information as a voltage up to $V_{IM\_CLMP}$ . A capacitor of any value in parallel with the IMON resistor can be used to low–pass filter the IMON signal without affecting any internal operation of the device. ### CLREF Pin (Current Limit and Over-Current Reference) The CLREF pin voltage determines the current-limit regulation point and over-current indication point via its interaction with the CS pin voltage. The CLREF voltage can be applied by an external source, such as a hot-swap controller or D-to-A converter, or developed across a programming resistor to ground by the CLREF bias current, $I_{CL}$ . The recommended range of CLREF voltage is 0.2-1.4~V (see Table 5). #### CS Input/Output (Current Set) The CS pin is both an input and an output. The CS pin sources a current that is A<sub>CS</sub> times the VOUT current. This produces a voltage on the CS pin that is the product of the CS pin current and an external CS pin resistance to ground. The voltage generated on $V_{CS}$ determines the D\_OC over-current indicator trip point and the current-limit regulation point, via its interaction with the voltage on CLREF pin. When the voltage on the CS pin is higher than $V_{OC\_TH}$ , $D\_OC$ is pulled low. If the CS pin voltage drops below $V_{OC\_TH}$ , the $D\_OC$ pin is released to and gets pulled high by the external pullup resistor. $D\_OC$ transitions based on the following formula: $I_{OUT} = V_{OC\_TH} \ / (R_{CS} * A_{CS})$ . The $V_{OC\_TH}$ trip point is based on a percentage of $V_{CLREF}$ (85%). During normal operation ( $V_{ON} > V_{SWON}$ for longer than $t_{SS\_END}$ ), if the voltage on the CS pin is above $V_{CL\_TH}$ ( $V_{CL\_TH}$ is clamped at $V_{CL\_MX}$ if $V_{CL\_TH} > V_{CL\_MX}$ ), then the gate voltage of the FET is modulated to limit current into the output based on the following formula: $I_{OUT}$ = $V_{CL\_TH}/(R_{CS} * A_{CS})$ . The $V_{CL\_TH}$ regulation point is equal to $V_{CLREF}$ During startup (V<sub>ON</sub> > V<sub>SWON</sub> for less than t<sub>SS\_END</sub>), the current limit reference voltage is clamped according to the following: - When VOUT < 40% of VIN, V<sub>CL\_TH</sub> = V<sub>CL\_LO</sub> or V<sub>CLREF</sub> (whichever is lower). - When VOUT is between 40% and 80% of VIN, V<sub>CL\_TH</sub> = V<sub>CL\_HI</sub> or V<sub>CLREF</sub> (whichever is lower). When VOUT exceeds 80% of VIN, V<sub>CL\_TH</sub> = V<sub>CL\_MX</sub> or V<sub>CLREF</sub> (whichever is lower). If a current limiting condition exists anytime for a continuous duration $> t_{\rm CL\_LA}$ , then the device latches off (NCP81295) or restarts (NCP81296). The CS pin must have no capacitive loading other than parasitic device/board capacitance to function correctly. The recommended range of $R_{CS}$ is $1.8 - 4 \text{ k}\Omega$ (see Table 5). ### **CS AMP OFFSET BIAS** NCP81295/6 use an auto-zero Op-Amp with low input offset to sense current in FET with high-accuracy, and an pre-biased offset current load, $I_{AZ\_BIAS}$ is need for this Op-Amp to always keep it to maintain this low input offset (<100 $\mu$ V). The internal IMON and CS current source follow below relationship: $$I_{OUT} = \frac{I_{CS} - I_{AZ\_BIAS}}{10 \,\mu}$$ (eq. 1) and $$I_{OUT} = \frac{I_{MON} - I_{AZ\_BIAS}}{10 \ \mu}$$ (eq. 2) For typical 5 $\mu$ A I<sub>AZ\_BIAS</sub>, there has 0.5 A positive off–set in I<sub>OUT</sub> sense. ### D OC Output (Over-current Indicator) The D\_OC pin is an open-drain output that indicates when an over-current condition exists after soft-start is complete. When the voltage on the CS pin is higher than $V_{OC\_TH}$ , D\_OC is pulled low. If output current drops below $V_{OC\_TH}$ , the D\_OC pin is released and gets pulled high by an external pullup resistor. #### VTEMP Output (Temperature Indicator) VTEMP is a voltage output proportional to device temperature, with an offset voltage. The VTEMP output can source much more current than it can sink, so that if multiple VTEMP outputs are connected together, the voltage of all VTEMP outputs will be driven to the voltage produced by the hottest NCP81295/6. A 100 nF capacitor or greater must be connected from the VTEMP pin to ground. ### Auto-Retry Restart (NCP81296) Under certain fault conditions, the FET is turned off and another soft-start procedure takes place. Between the fault and the new soft-start, there is a delay of t<sub>DLY\_RETRY</sub>. The protection features that use this hiccup mode restart are: - Over-Current - Short-Circuit Detection - Over-Temperature - Excessive Soft-Start Duration - Gate Leakage #### **Protection Features** For the following protection features, the FET either latches off (NCP81295) or the FET turns off and initiates a restart (NCP81296), unless noted otherwise. # **Excessive Current Limiting** If a current limiting condition exists anytime for a continuous duration > t<sub>CL, LA</sub>, then the FET latches/restarts. ### **Excessive Soft-Start Duration** If VOUT < V<sub>OUTL\_TH</sub> when $t_{SSF\_END}$ expires, then the FET latches/restarts. #### **Short Circuit Detection** If switch current exceeds $I_{SC}$ , the device reacts within $t_{SC}$ , and the FET latches/restarts. The short-circuit current monitor is independent of CS, CLREF, IMON and current limit setting (cannot be changed externally). #### **Over-Temperature Shutdown** If the FET controller temperature > $T_{TSD}$ , then the FET latches/restarts. #### **FET Fault Detection** The device contains various FET monitoring circuits: VIN to VOUT short, non-latching/non-auto-retry condition. If the device is disabled and VOUT > V<sub>DS\_TH</sub> then GOK is pulled low and the device is prevented from powering up. The device is allowed to power up once VOUT < V<sub>DS\_OK</sub>. - GATE to VIN short, non-latching/non-auto-retry condition. If the device is disabled and GATE (Pin 8) > V<sub>DG\_TH</sub>, then GOK is pulled low and device is prevented from powering up. The device allowed to power up once GATE < V<sub>DG\_OK</sub>. - GATE leakage startup. If (GATE VINF) < V<sub>G\_TH</sub> at t<sub>SSF\_END</sub>, then GOK is pulled low and FET latches/restarts. - GATE leakage normal operation. If (GATE VINF) < V<sub>G\_TH</sub> for t<sub>GATE\_FLT</sub> time after the soft–start timer completes, then GOK is pulled low and device latches/restarts. #### **FET SOA Limits** In-built timed current limits and fault-monitoring circuits ensure the copackaged FET is always kept within SOA limits. ### **Multiple Fuse Power Up** When multiple NPC81295 are paralleled together as shown in Figure 4, the NPC81295s will turn on together. Keeping the current through each switch within 1 A (typical) helps to prevent overstress on each switching during soft–start. Due to NCP81296 is featured by Auto-Retry Mode protection, please follow the below reference schematic of NCP81296 for paralleled operation. When paralleled multiple NPC81295 encounter fault, the system can recover the E-fuse by resetting their VDD with below buffer and reset circuit. ### PACKAGE DIMENSIONS ### LQFN32 5x5, 0.5P CASE 487AA **ISSUE A** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** ## LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative