ADS7043 ZHCSD02D – NOVEMBER 2014 – REVISED DECEMBER 2015 # ADS7043 超低功耗、超小尺寸、12 位、1MSPS、SAR ADC ### 1 特性 - 业界第一款具有毫微瓦功耗的逐次逼近寄存器 (SAR) 模数转换器 (ADC): - 1MSPS 和 1.8V AVDD 时为 243µW - 1MSPS 和 3V AVDD 时为 780uW - 100kSPS 和 3V AVDD 时为 78μW - 1kSPS 和 3V AVDD 时低于 1µW - 业界最小的 SAR ADC: - 采用 X2QFN-8 封装, 封装尺寸为 2.25mm<sup>2</sup> - 1MSPS 吞吐量且零延迟 - 宽工作范围: - AVDD:1.65V 至 3.6V - DVDD: 1.65V 至 3.6V (与 AVDD 无关) - 温度范围: -40°C 至 125°C - 出色的性能: - 12 位分辨率且无丟码 (NMC) - 最大 ±1 最低有效位 (LSB) 的差分非线性 (DNL) 和积分非线性 (INL) - 70dB 的信噪比 (SNR) (3V AVDD 时) - 80dB 的总谐波失真 (SNR)(3V AVDD 时) - 单极伪差分输入范围: - -AVDD/2 至 AVDD/2 - 集成偏移校准 - 串行外设接口 (SPI)™- 兼容串口: 16MHz - 符合 JESD8-7A 标准的数字 I/O ### 2 应用 - 低功耗数据采集 - 电池供电类手持设备 - 液位传感器 - 超声波流量计 - 电机控制 - 可穿戴健身器 - 便携式医疗设备 - 硬盘 - 血糖仪 ### 3 说明 此器件采用 8 引脚微型引线 X2QFN 封装,额定工作温度范围为 -40℃ 至 125℃。此器件尺寸微小且功耗极低,非常适合空间受限类电池供电 应用。 ### 器件信息(1) | 部件名称 | 封装 | 封装尺寸(标称值) | |---------|-------------------------|-----------------| | ADS7043 | X2QFN (8) | 1.50mm x 1.50mm | | | 超薄小外形尺寸封装<br>(VSSOP)(8) | 2.30mm x 2.00mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 # 典型应用 OPA\_AVDD used as Reference for device R C AVDD AVDD used as Reference for device AND No Device 1.5 x 1.5 x 0.35(H) mm 注: 此器件比 0805 (2012 公制) SMD 元件小。 2 5 29 | | 目录 | | | | |--------------------------------------|----|-----|----------------------------------------------|----| | 特性 | 1 | | 8.4 Device Functional Modes | 20 | | 应用 | 1 | 9 / | Application and Implementation | 23 | | 说明 | 1 | ! | 9.1 Application Information | 23 | | 修订历史记录 | 2 | ! | 9.2 Typical Applications | 23 | | Pin Configuration and Functions | | 10 | Power-Supply Recommendations | 28 | | Specifications | | | 10.1 AVDD and DVDD Supply Recommendations | 28 | | 6.1 Absolute Maximum Ratings | | | 10.2 Estimating Digital Power Consumption | 28 | | 6.2 ESD Ratings | | | 10.3 Optimizing Power Consumed by the Device | 28 | | 6.3 Recommended Operating Conditions | | 11 | Layout | 29 | Parameter Measurement Information ...... 14 Detailed Description ...... 15 8.2 Functional Block Diagram ...... 15 | 11.2 | Layout Example | 29 | |------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 器件和 | 印文档支持 | 30 | | 12.1 | 文档支持 | 30 | | 12.2 | 社区资源 | 30 | | 12.3 | 商标 | 30 | | 12.4 | 静电放电警告 | 30 | | 12.5 | Glossary | 30 | | | | | | | 器件<br>12.1<br>12.2<br>12.3<br>12.4<br>12.5 | 11.2 Layout Example 器件和文档支持 12.1 文档支持 12.2 社区资源 12.3 商标 12.4 静电放电警告 12.5 Glossary 机械、封装和可订购信息 | # 修订历史记录 | CI | hanges from Revision C (February 2015) to Revision D | Page | |----|-------------------------------------------------------------------------------------------|------| | • | Changed Figure 1 | ξ | | • | Changed Serial Interface section: changed last half of first paragraph, changed Figure 35 | 19 | | • | Changed Figure 38 | 22 | | • | 添加了社区资源部分 | 30 | | CI | hanges from Revision B (December 2014) to Revision C | Page | |----|-------------------------------------------------------------------------------------------------------------------------|----------------| | • | 已更改宽工作电压范围 特性 要点:已将 AVDD 的值从 1.8V 改为 1.65V | 1 | | • | 已将宽模拟输入电压范围下限值改为 ±0.825V (说明 部分第一段) | 1 | | • | Changed AVDD parameter minimum specification in Recommended Operating Conditions table | 5 | | • | Changed E <sub>O</sub> parameter uncalibrated test conditions in <i>Electrical Characteristics</i> table | 6 | | • | Changed Maximum throughput rate parameter test conditions in Electrical Characteristics table | 6 | | • | Changed AVDD parameter minimum specification in Electrical Characteristics table | 7 | | • | Changed conditions for <i>Timing Characteristics</i> table: changed range of AVDD and added C <sub>LOAD</sub> condition | 7 | | • | Changed t <sub>D_CKDO</sub> specification in <i>Timing Characteristics</i> table | <mark>7</mark> | | • | Added f <sub>SCLK</sub> minimum specification to <i>Timing Characteristics</i> table | 7 | | • | Changed titles of Figure 26 to Figure 30 | | | • | Changed Reference sub-section in Feature Description section | 16 | | • | Changed AVDD range in description of f <sub>CLK-CAL</sub> parameter in Table 2 | 21 | | • | Changed AVDD range in description of f <sub>CLK-CAL</sub> parameter in Table 3 | | | • | Changed Reference Circuit section in Application Information | 25 | | • | Added last two sentences to AVDD and DVDD Supply Recommendations section | 28 | | С | changes from Revision A (November 2014) to Revision B | Page | |----------|-------------------------------------------------------|------| | • | Changed ESD Ratings table to latest standards | 5 | | • | Added footnotes to Electrical Characteristics table | 6 | | <u>•</u> | Changed y-axis unit in Figure 30 | | | С | Changes from Original (November 2014) to Revision A | Page | | • | 已更改产品预览数据表 | 1 | # 5 Pin Configuration and Functions ### **Pin Functions** | PIN | | | | | |------|-----|-----|----------------|----------------------------------------------------------------------------------| | NO. | | | | | | NAME | RUG | DCU | I/O | DESCRIPTION | | AINM | 8 | 5 | Analog input | Analog signal input, negative | | AINP | 7 | 6 | Analog input | Analog signal input, positive | | AVDD | 6 | 7 | Supply | Analog power-supply input, also provides the reference voltage to the ADC | | CS | 1 | 4 | Digital input | Chip-select signal, active low | | DVDD | 4 | 1 | Supply | Digital I/O supply voltage | | GND | 5 | 8 | Supply | Ground for power supply, all analog and digital signals are referred to this pin | | SCLK | 3 | 2 | Digital input | Serial clock | | SDO | 2 | 3 | Digital output | Serial data out | # 6 Specifications # 6.1 Absolute Maximum Ratings(1) | <u></u> | | | | |---------------------------------------|------|------------|------| | | MIN | MAX | UNIT | | AVDD to GND | -0.3 | 3.9 | V | | DVDD to GND | -0.3 | 3.9 | V | | AINP to GND | -0.3 | AVDD + 0.3 | V | | AINM to GND | -0.3 | AVDD + 0.3 | V | | Digital input voltage to GND | -0.3 | DVDD + 0.3 | V | | Storage temperature, T <sub>stg</sub> | -60 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |------------------|-------------------------|---------------------------------------------------------------------|-------|------| | \/ | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ES</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----------------|--------------------------------|------|-----|------| | AVDD | Analog supply voltage range | 1.65 | 3.6 | V | | DVDD | Digital supply voltage range | 1.65 | 3.6 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | ### 6.4 Thermal Information | | | ADS | ADS7043 | | | |-------------------------------|----------------------------------------------|-------------|-------------|------|--| | THERMAL METRIC <sup>(1)</sup> | | RUG (X2QFN) | DCU (VSSOP) | UNIT | | | | | 8 PINS | 8 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 177.5 | 235.8 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 51.5 | 79.8 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 76.7 | 117.6 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 1.0 | 8.9 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 76.7 | 116.5 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.5 Electrical Characteristics At $T_A = -40$ °C to 125°C, AVDD = 3 V, DVDD = 1.65 V to 3.6 V, $f_{SAMPLE} = 1$ MSPS, unless otherwise noted. | | PARAMETER | · | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------|-----------------------------------------|-------------------------|---------------------------------------|--------------|-------|----------------|--------------------|--| | ANALOG II | NPUT | | | 1 | | | | | | | Full-scale input voltage | ge span <sup>(1)</sup> | | -AVDD / 2 | | AVDD / 2 | V | | | | Absolute input | AINP to GND | | -0.1 | | AVDD + 0.1 | | | | | voltage range | AINM to GND | | AVDD / 2-0.1 | | AVDD / 2 + 0.1 | V | | | Cs | Sampling capacitance | e | | | 15 | | pF | | | SYSTEM P | ERFORMANCE | | | 1 | | | | | | | Resolution | | | | 12 | | Bits | | | NMC | No missing codes | | | 12 | | | Bits | | | INII | lata and a salina sait. | | AVDD = 3 V | -1 | ±0.7 | 1 | LSB <sup>(2)</sup> | | | INL | Integral nonlinearity | | AVDD = 1.8 V | -2 | ±1 | 2 | LSB | | | DNII | Differential and linear | 4 | AVDD = 3 V | -0.99 | ±0.5 | 1 | 1 CD | | | DNL | Differential nonlineari | ty | AVDD = 1.8 V | -0.99 | ±0.7 | 2 | LSB | | | | Uncalibrated offset er | rror | AVDD = 1.65 V to 3.6 V | | ±12 | | | | | E <sub>O</sub> | Calibrated offset error <sup>(3)</sup> | | AVDD = 3 V | -3 | ±0.5 | 3 | LSB | | | | | | AVDD = 1.8 V | -4 | ±1 | 4 | | | | dV <sub>OS</sub> /dT | Offset error drift with | temperature | | | 5 | | ppm/°C | | | E <sub>G</sub> | Gain error | | AVDD = 3 V | -0.1 | ±0.05 | 0.1 | 0/ E0 | | | | | | AVDD = 1.8 V | -0.2 | ±0.1 | 0.2 | %FS | | | | Gain error drift with te | emperature | | | 2 | | ppm/°C | | | SAMPLING | DYNAMICS | | | | | | | | | t <sub>ACQ</sub> | Acquisition time | | | 200 | | | ns | | | | Maximum throughput | rate | 16-MHz SCLK, AVDD = 1.65 V to 3.6 V | | | 1 | MHz | | | DYNAMIC | CHARACTERISTICS | | | | | | | | | SNR | Signal-to-noise ratio <sup>(4</sup> | 4) | f <sub>IN</sub> = 2 kHz, AVDD = 3 V | 69 | 70 | | dB | | | SINK | Signal-to-noise ratio | • | f <sub>IN</sub> = 2 kHz, AVDD = 1.8 V | | 68 | | uв | | | THD | Total harmonic distor | tion <sup>(4)(5)</sup> | f <sub>IN</sub> = 2 kHz, AVDD = 3 V | | -80 | | dB | | | SINAD | Signal-to-noise and d | listortion (4) | f <sub>IN</sub> = 2 kHz, AVDD = 3 V | 68 | 69.5 | | dB | | | SINAD | Signal-to-noise and d | iistortion / | f <sub>IN</sub> = 2 kHz, AVDD = 1.8 V | | 67.5 | | üЬ | | | SFDR | Spurious-free dynami | ic range <sup>(4)</sup> | f <sub>IN</sub> = 2 kHz, AVDD = 3 V | | 85 | | dB | | | BW <sub>(fp)</sub> | Full-power bandwidth | 1 | At $-3$ dB, AVDD = 3 V | | 25 | | MHz | | | DIGITAL IN | IPUT/OUTPUT (CMOS L | ₋ogic Family) | | | | | | | | $V_{IH}$ | High-level input voltage | ge <sup>(6)</sup> | | 0.65 DVDD | | DVDD + 0.3 | V | | | $V_{IL}$ | Low-level input voltage | ge <sup>(6)</sup> | | -0.3 | | 0.35 DVDD | V | | | \/ | High lovel output volt | 200 (6) | At I <sub>source</sub> = 500 μA | 0.8 DVDD | | DVDD | V | | | V <sub>OH</sub> | High-level output voltage (6) | | At I <sub>source</sub> = 2 mA | DVDD - 0.45 | | DVDD | V | | | V | Low lovel cutout valta | ago (6) | At I <sub>sink</sub> = 500 μA | 0 | | 0.2 DVDD | \/ | | | $V_{OL}$ | Low-level output voltage <sup>(6)</sup> | | At I <sub>sink</sub> = 2 mA | 0 | | 0.45 | V | | <sup>(1)</sup> Ideal input span; does not include gain or offset error. <sup>(2)</sup> LSB means least significant bit. <sup>(3)</sup> Refer to the Offset Calibration section for more details. All specifications expressed in decibels (dB) refer to the full-scale input (FSR) and are tested with an input signal 0.5 dB below full-scale, unless otherwise specified. Calculated on the first nine harmonics of the input frequency. Digital voltage levels comply with the JESD8-7A standard for DVDD from 1.65 V to 1.95 V. See the *Digital Voltage Levels* section for more details. # **Electrical Characteristics (continued)** At $T_A = -40$ °C to 125°C, AVDD = 3 V, DVDD = 1.65 V to 3.6 V, $f_{SAMPLE} = 1$ MSPS, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | |---------------------------|----------------------------|-----------------------------|------|-----|-----|------|--|--|--|--| | POWER-SUPPLY REQUIREMENTS | | | | | | | | | | | | AVDD | Analog supply voltage | | 1.65 | 3 | 3.6 | V | | | | | | DVDD | Digital I/O supply voltage | | 1.65 | 3 | 3.6 | V | | | | | | I <sub>AVDD</sub> | | At 1 MSPS with AVDD = 3 V | | | 260 | | | | | | | | Analog supply current | At 100 kSPS with AVDD = 3 V | | | 26 | μΑ | | | | | | | | At 1 MSPS with AVDD = 1.8 V | | 135 | | | | | | | | | | At 1 MSPS with AVDD = 3 V | | | 780 | | | | | | | $P_D$ | Power dissipation | At 100 kSPS with AVDD = 3 V | | | 78 | μW | | | | | | | | At 1 MSPS with AVDD = 1.8 V | | 243 | | | | | | | # 6.6 Timing Characteristics All specifications are at $T_A = -40$ °C to 125°C, AVDD = 1.65 V to 3.6 V, DVDD = 1.65 V to 3.6 V, and $C_{LOAD}$ on SDO = 20 pF, unless otherwise specified. | | | MIN | TYP MAX | UNIT | |-------------------------|----------------------------------------------------------------------------------|-------|---------------------------------------|-------------------| | TIMING SPECIF | FICATIONS | | | | | f <sub>THROUGHPUT</sub> | Throughput | | 1 | MSPS | | t <sub>CYCLE</sub> | Cycle time | 1 | | μs | | t <sub>CONV</sub> | Conversion time | | $12.5 \times t_{SCLK} + t_{SU\_CSCK}$ | ns | | t <sub>DV_CSDO</sub> | Delay time: CS falling to data enable | | 10 | ns | | | Delay time: SCLK falling to (next) data valid on DOUT, AVDD = 1.8 V to 3.6 V | | 30 | | | t <sub>D_CKDO</sub> | Delay time: SCLK falling to (next) data valid on DOUT,<br>AVDD = 1.65 V to 1.8 V | | | ns | | t <sub>DZ_CSDO</sub> | Delay time: CS rising to DOUT going to 3-state | 5 | | ns | | TIMING REQUI | REMENTS | | | | | t <sub>ACQ</sub> | Acquisition time | 200 | | ns | | f <sub>SCLK</sub> | SCLK frequency | 0.016 | 16 | MHz | | t <sub>sclk</sub> | SCLK period | 62.5 | | ns | | t <sub>PH_CK</sub> | SCLK high time | 0.45 | 0.55 | t <sub>SCLK</sub> | | t <sub>PL_CK</sub> | SCLK low time | 0.45 | 0.55 | t <sub>SCLK</sub> | | t <sub>PH_CS</sub> | CS high time | 60 | | ns | | t <sub>su_csck</sub> | Setup time: CS falling to SCLK falling | 15 | _ | ns | | t <sub>D_CKCS</sub> | Delay time: last SCLK falling to CS rising | 10 | | ns | Figure 1. Timing Diagram ### 6.7 Typical Characteristics # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** ### **Typical Characteristics (continued)** # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** # **Typical Characteristics (continued)** At $T_A = 25$ °C, AVDD = 3 V, DVDD = 1.8 V, and $f_{SAMPLE} = 1$ MSPS, unless otherwise noted. Figure 30. AVDD Static Current vs Free-Air Temperature ### 7 Parameter Measurement Information # 7.1 Digital Voltage Levels The device complies with the JESD8-7A standard for DVDD from 1.65 V to 1.95 V. Figure 31 shows voltage levels for the digital input and output pins. Figure 31. Digital Voltage Levels as per the JESD8-7A Standard ### 8 Detailed Description ### 8.1 Overview The ADS7043 is an ultralow-power, ultra-small analog-to-digital converter (ADC) that supports a wide analog input range. The analog input range for the device is defined by the AVDD supply voltage. The device samples the input voltage across the AINP and AINM pins on the $\overline{\text{CS}}$ falling edge and starts the conversion. The clock provided on the SCLK pin is used for conversion and data transfer. During conversions, both the AINP and AINM pins are disconnected from the sampling circuit. After the conversion completes, the sampling capacitors are reconnected across the AINP and AINM pins and the device enters acquisition phase. The device has an internal offset calibration. The offset calibration can be initiated by the user either on power-up or during normal operation; see the *Offset Calibration* section for more details. The device also provides a simple serial interface to the host controller and operates over a wide range of digital power supplies. The device requires only a 16-MHz SCLK for supporting a throughput of 1 MSPS. The digital interface also complies with the JESD8-7A (normal range) standard. The *Functional Block Diagram* section provides a block diagram of the device. ### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 Reference The device uses the analog supply voltage (AVDD) as a reference, as shown in Figure 32. TI recommends decoupling the AVDD pin with a 1- $\mu$ F, low equivalent series resistance (ESR) ceramic capacitor. The minimum capacitor value required for AVDD is 200 nF. The AVDD pin functions as a switched capacitor load to the source powering AVDD. The decoupling capacitor provides the instantaneous charge required by the internal circuit and helps in maintaining a stable dc voltage on the AVDD pin. TI recommends powering the AVDD pin with a low output impedance and low-noise regulator (such as the TPS79101). Figure 32. Reference for the Device ### **Feature Description (continued)** ### 8.3.2 Analog Input The device supports pseudo-differential analog inputs. The ADC samples the difference between AINP and AINM and converts for this voltage. The device is capable of accepting a signal from AVDD / 2 – 100 mV to AVDD / 2 + 100 mV on the AINM input and a signal from 0 V to AVDD on the AINP input. Figure 33 represents the equivalent analog input circuits for the sampling stage. The device has a low-pass filter followed by the sampling switch and sampling capacitor. The sampling switch is represented by an $R_s$ (typically 50 $\Omega$ ) resistor in series with an ideal switch and $C_s$ (typically 15 pF) is the sampling capacitor. The ESD diodes are connected from both analog inputs to AVDD and ground. Figure 33. Equivalent Input Circuit for the Sampling Stage The analog input full-scale range (FSR) is defined by the reference voltage of the ADC. The relationship between the FSR and the reference voltage can be determined by: $FSR = V_{REF} = AVDD$ . ### 8.3.3 ADC Transfer Function The device output is in straight binary format. The device resolution can be computed by Equation 1: $$1 LSB = FSR / 2^{N}$$ where: FSR = V<sub>REF</sub> = AVDD and # **Feature Description (continued)** Figure 34 and Table 1 show the ideal transfer characteristics for the device. Figure 34. Ideal Transfer Characteristics **Table 1. Transfer Characteristics** | INPUT VOLTAGE (AINP-AINM) | CODE | DESCRIPTION | IDEAL OUTPUT CODE | |------------------------------------------------------------------------|----------|--------------------------|-------------------| | ≤ -(V <sub>REF</sub> / 2 - 1 LSB) | NFSC | Negative full-scale code | 000 | | -(V <sub>REF</sub> / 2 - 1 LSB) to<br>-(V <sub>REF</sub> / 2 - 2 LSBs) | NFSC + 1 | _ | 001 | | 0 to 1 LSB | MC | Mid code | 800 | | 1 LSB to 2 LSBs | MC + 1 | _ | 801 | | ≥ V <sub>REF</sub> / 2 – 1 LSB | PFSC | Positive full-scale code | FFF | ### 8.3.4 Serial Interface The device supports a simple, SPI-compatible interface to the external host. The $\overline{CS}$ signal defines one conversion and serial transfer frame. A frame starts with a $\overline{CS}$ falling edge and ends with a $\overline{CS}$ rising edge. The SDO pin outputs the ADC conversion results. Figure 35 shows a detailed timing diagram for the serial interface. A minimum delay of $t_{SU\_CSCK}$ must elapse between the $\overline{CS}$ falling edge and the first SCLK falling edge. The device uses the clock provided on the SCLK pin for conversion and data transfer. The conversion result is available on the SDO pin with the first two bits set to 0, followed by 12 bits of the conversion result. The first zero is launched on the SDO pin on the $\overline{CS}$ falling edge. Subsequent bits (starting with another 0 followed by the conversion result) are launched on the SDO pin on subsequent SCLK falling edges. The SDO output remains low after 14 SCLKs. A $\overline{CS}$ rising edge ends the frame and brings the serial data bus to 3-state. For the acquisition of the next sample, a minimum time of $t_{ACQ}$ must be provided after the conversion of the current sample is completed. For details on timing specifications, see the *Timing Characteristics* table. The device initiates offset calibration on first $\overline{CS}$ falling edge after power-up and the SDO output remains low during the first serial transfer frame after power-up. For details, refer to the *Offset Calibration* section. Figure 35. Serial Interface Timing Diagram ### 8.4 Device Functional Modes ### 8.4.1 Offset Calibration The device includes a feature to calibrate its internal offset. The device initiates offset calibration on the first $\overline{\text{CS}}$ falling edge after power up and during offset calibration, the analog input pins (AINP and AINM) are disconnected from the sampling stage. After the first serial transfer frame, the device starts operating with either uncalibrated or calibrated offset, depending on the number of SCLKs provided in the first serial transfer frame. Offset calibration can also be initiated by the user during normal operation. Figure 36 shows the offset calibration process. The SDO output remains low during the first serial transfer frame. The device includes an internal offset calibration register (OCR) that stores the offset calibration result. The OCR is an internal register and cannot be accessed by the user through the serial interface. The OCR is reset to zero on power-up. Therefore, TI recommends calibrating the offset on power-up to bring the offset within the specified limits. If there is a significant change in operating temperature or analog supply voltage, the offset can be recalibrated during normal operation. - (1) See the Timing Characteristics section for timing specifications. - (2) See the Offset Calibration During Normal Operation section for details. - (3) See the Offset Calibration on Power-Up section for details. - (4) The power recycle on the AVDD supply is required to reset the offset calibration and to bring the device to a power-up state. Figure 36. Offset Calibration ns t<sub>PH\_CS</sub> ### **Device Functional Modes (continued)** ### 8.4.1.1 Offset Calibration on Power-Up CS high time The device starts offset calibration on the first $\overline{CS}$ falling edge after power-up and calibration completes if the $\overline{CS}$ pin remains low for at least 16 SCLKs after the first $\overline{CS}$ falling edge. The SDO output remains low during calibration. The minimum acquisition time must be provided after calibration for acquiring the first sample. If the device is not provided with at least 16 SCLKs during the first serial transfer frame after power-up, the OCR is not updated. Table 2 provides the timing parameters for offset calibration on power-up. For subsequent samples, the device adjusts the conversion results with the value stored in the OCR. The conversion result adjusted with the value stored in OCR is provided by the device on the SDO output. Figure 37 shows the timing diagram for offset calibration on power-up. | | | • | | | | |--------------------------|----------------------------------------------------------|----------------------|-----|-----|------| | | | MIN | TYP | MAX | UNIT | | f <sub>CLK-CAL</sub> | SCLK frequency for calibration at 2.25 V < AVDD < 3.6 V | | | 16 | MHz | | f <sub>CLK-CAL</sub> | SCLK frequency for calibration at 1.65 V < AVDD < 2.25 V | | | 12 | MHz | | t <sub>POWERUP-CAL</sub> | Calibration time at power-up | 16 t <sub>SCLK</sub> | | | ns | | t <sub>ACQ</sub> | Acquisition time | 200 | | | ns | | | | | | | | $t_{ACQ}$ Table 2. Offset Calibration on Power-Up Figure 37. Offset Calibration on Power-Up Timing Diagram ### 8.4.1.2 Offset Calibration During Normal Operation The offset can also be calibrated during normal device operation. Offset calibration can be done during normal device operation if at least 32 SCLKs are provided in one serial transfer frame. During the first 14 SCLKs, the device converts the sample acquired on the $\overline{CS}$ falling edge and provides data on the SDO output. The device initiates the offset calibration on the 17th SCLK falling edge and calibration is completed on the 32nd SCLK falling edge. The SDO output remains low after the 14th SCLK falling edge and SDO goes to 3-state after $\overline{CS}$ goes high. If the device is provided with less than 32 SCLKs during a serial transfer frame, the OCR is not updated. Table 3 provides the timing parameters for offset calibration during normal operation. For subsequent samples, the device adjusts the conversion results with the value stored in OCR. The conversion result adjusted with the value stored in the OCR is provided by the device on the SDO output. Figure 38 shows the timing diagram for offset calibration during normal operation. **Table 3. Offset Calibration During Normal Operation** | | | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------------------|----------------------|-----|-----|------| | f <sub>CLK-CAL</sub> | SCLK frequency for calibration for 2.25 V < AVDD < 3.6 V | | | 16 | MHz | | f <sub>CLK-CAL</sub> | SCLK frequency for calibration for 1.65 V < AVDD < 2.25 V | | | 12 | MHz | | t <sub>CAL</sub> | Calibration time during normal operation | 16 t <sub>SCLK</sub> | | | ns | | t <sub>ACQ</sub> | Acquisition time | 200 | | | ns | | t <sub>PH_CS</sub> | CS high time | t <sub>ACQ</sub> | | | ns | Figure 38. Offset Calibration During Normal Operation Timing Diagram # 9 Application and Implementation ### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The two primary circuits required to maximize the performance of a high-precision, successive approximation register (SAR), analog-to-digital converter (ADC) are the input driver and the reference driver circuits. This section details some general principles for designing the input driver circuit, reference driver circuit, and provides some application circuits designed for the ADS7043. ### 9.2 Typical Applications ### 9.2.1 Single-Supply DAQ with the ADS7043 Figure 39. DAQ Circuit: Single-Supply DAQ ### 9.2.1.1 Design Requirements The goal of this application is to design a single-supply digital acquisition (DAQ) circuit based on the ADS7043 with SNR greater than 69 dB and THD less than –80 dB for a input signal having an amplitude of AVDD / 2 with a common-mode voltage of AVDD / 2 and input frequencies of 2 kHz at a throughput of 1 MSPS. ### 9.2.1.2 Detailed Design Procedure The input driver circuit for a high-precision ADC mainly consists of two parts: a driving amplifier and an antialiasing filter. Careful design of the front-end circuit is critical to meet the linearity and noise performance of a high-precision ADC. ### **Typical Applications (continued)** ### 9.2.1.2.1 Antialiasing Filter Converting analog-to-digital signals requires sampling an input signal at a rate greater than or equal to the Nyquist rate. Any higher frequency content in the input signal beyond half the sampling frequency is digitized and folded back into the low-frequency spectrum. This process is called *aliasing*. Therefore, an external, antialiasing filter must be used to remove the harmonic content from the input signal before being sampled by the ADC. An antialiasing filter is designed as a low-pass RC filter, for which the 3-dB bandwidth is optimized for noise, response time, and throughput. For dc signals with fast transients (including multiplexed input signals), a high-bandwidth filter is designed to allow the signal to be accurately set at the ADC inputs during the small acquisition time window. Figure 40 provides the equation for determining the bandwidth of antialiasing filter. Figure 40. Antialiasing Filter For ac signals, the filter bandwidth must be kept low to band limit the noise fed into the ADC input, thereby increasing the signal-to-noise ratio (SNR) of the system. Besides filtering the noise from the front-end drive circuitry, the RC filter also helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC. A filter capacitor, $C_{FLT}$ , is connected across the ADC inputs. This capacitor helps reduce the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitors during the acquisition process. As a rule of thumb, the value of this capacitor must be at least 20 times the specified value of the ADC sampling capacitance. For this device, the input sampling capacitance is equal to 15 pF. Thus, the value of $C_{FLT}$ must be greater than 300 pF. The capacitor must be a COG- or NPO-type because these capacitor types have a high-Q, low-temperature coefficient, and stable electrical characteristics under varying voltages, frequency, and time. Note that driving capacitive loads can degrade the phase margin of the input amplifiers, thus making the amplifier marginally unstable. To avoid amplifier stability issues, series isolation resistors ( $R_{FLT}$ ) are used at the output of the amplifiers. A higher value of $R_{FLT}$ is helpful from the amplifier stability perspective, but adds distortion as a result of interactions with the nonlinear input impedance of the ADC. Distortion increases with source impedance, input signal frequency, and input signal amplitude. Therefore, the selection of $R_{FLT}$ requires balancing the stability and distortion of the design. The input amplifier bandwidth must be much higher than the cutoff frequency of the antialiasing filter. TI strongly recommends performing a SPICE simulation to confirm that the amplifier has more than 40° phase margin with the selected filter. Simulation is critical because even with high-bandwidth amplifiers, some amplifiers may require more bandwidth than others to drive similar filters. # **Typical Applications (continued)** ### 9.2.1.2.2 Input Amplifier Selection Selection criteria for the input amplifiers is highly dependent on the input signal type and the performance goals of the data acquisition system. Some key amplifier specifications to consider while selecting an appropriate amplifier to drive the inputs of the ADC are: • Small-signal bandwidth: Select the small-signal bandwidth of the input amplifiers to be high enough to settle the input signal in the acquisition time of the ADC. Higher bandwidth reduces the closed-loop output impedance of the amplifier, thus allowing the amplifier to more easily drive the low cutoff frequency RC filter at the ADC inputs. Higher bandwidth also minimizes the harmonic distortion at higher input frequencies. In order to maintain the overall stability of the input driver circuit, select the amplifier bandwidth as described in Equation 2: $$GBW \ge 4 \times \frac{1}{2\pi \times 2R_{\text{FLT}} \times C_{\text{FLT}}}$$ where: (2) Noise: Noise contribution of the front-end amplifiers must be low enough to prevent any degradation in SNR performance of the system. As a rule of thumb, to ensure that the noise performance of the data acquisition system is not limited by the front-end circuit, keep the total noise contribution from the front-end circuit below 20% of the input-referred noise of the ADC. Noise from the input driver circuit is band limited by designing a low cutoff frequency RC filter, as explained in Equation 3. $$N_G \times \sqrt{2} \times \sqrt{\left(\frac{V_{1/f\_AMP\_PP}}{6.6}\right)^2 + e^2_{n\_RMS} \times \frac{\pi}{2} \times f_{-3dB}} \le \frac{1}{5} \times \frac{V_{REF}}{2\sqrt{2}} \times 10^{-\left(\frac{SNR(dB)}{20}\right)^2}$$ where: - V<sub>1/f AMP PP</sub> is the peak-to-peak flicker noise in μVrms, - e<sub>n RMS</sub> is the amplifier broadband noise, - f<sub>-3dB</sub> is the -3-dB bandwidth of the RC filter, and - N<sub>G</sub> is the noise gain of the front-end circuit. (3) Settling time: For dc signals with fast transients that are common in a multiplexed application, the input signal must settle to the desired accuracy at the inputs of the ADC during the acquisition time window. This condition is critical to maintain the overall linearity performance of the ADC. Typically, the amplifier data sheets specify the output settling performance only up to 0.1% to 0.001%, which may not be sufficient for the desired accuracy. Therefore, always verify the settling behavior of the input driver with TINA™-SPICE simulations before selecting the amplifier. The OPA316 is selected for this application for its rail-to-rail input and output swing, low-noise (11 nV/ $\sqrt{\text{Hz}}$ ), and low-power (400 $\mu$ A) performance to support a single-supply data acquisition circuit. ### 9.2.1.2.3 Reference Circuit The analog supply voltage of the device is also used as a voltage reference for conversion. TI recommends decoupling the AVDD pin with a 1- $\mu$ F, low-ESR ceramic capacitor. The minimum capacitor value required for AVDD is 200 nF. For a step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, refer to TI Precision Design TIPD168, *Three 12-Bit Data Acquisition Reference Designs Optimized for Low Power and Ultra-Small Form Factor* (TIDU390). # 9.2.1.3 Application Curve Figure 41 shows the FFT plot for the device with a 2-kHz input frequency for the circuit in Figure 39. Figure 41. Test Results for the ADS7043 and OPA316 for a 2-kHz Input ### 9.2.2 DAQ Circuit with the ADS7043 for Maximum SINAD at a 250-kHz $f_{\text{IN}}$ Figure 42. ADS7043 DAQ Circuit for Maximum SINAD ### 9.2.2.1 Design Requirements The goal of this application is to design a data acquisition (DAQ) circuit based on the ADS7043 with SINAD greater than 68 dB for input signals having an amplitude of AVDD / 2 with common-mode voltage of AVDD / 2 and input frequencies up to 250 kHz. ### 9.2.2.2 Detailed Design Procedure See the *Detailed Design Procedure* section in the *Single-Supply DAQ with the ADS7043* application for further details. To achieve a SINAD of 68 dB, the operational amplifier must have high bandwidth to settle the input signal within the acquisition time of the ADC. The operational amplifier must have low noise to keep the total system noise below 20% of the input-referred noise of the ADC. For the application circuit shown in Figure 42, the OPA835 is selected for its high-bandwidth (56 MHz) and low-noise (9.3 $nV/\sqrt{Hz}$ ) performance. # 9.2.2.3 Application Curve Figure 43 shows the FFT plot for the device with a 250-kHz input frequency for the circuit shown in Figure 42. Number of samples = 8192 Figure 43. Test Results for the ADS7043 and OPA835 for a 250-kHz Input (4) ### 10 Power-Supply Recommendations ### 10.1 AVDD and DVDD Supply Recommendations The device has two separate power supplies: AVDD and DVDD. The device operates on AVDD; DVDD is used for the interface circuits. AVDD and DVDD can be independently set to any value within the permissible ranges. The AVDD supply also defines the full-scale input range of the device. Decouple the AVDD and DVDD pins individually with 1-µF ceramic decoupling capacitors, as shown in Figure 44. The minimum capacitor value required for AVDD and DVDD is 200 nF and 20 nF, respectively. If both supplies are powered from the same source, a minimum capacitor value of 220 nF is required for decoupling. Figure 44. Power-Supply Decoupling ### 10.2 Estimating Digital Power Consumption The current consumption from the DVDD supply depends on the DVDD voltage, load capacitance on the SDO line, and the output code. The load capacitance on the SDO line is charged by the current from the SDO pin on every rising edge of the data output and is discharged on every falling edge of the data output. The current consumed by the device from the DVDD supply can be calculated by Equation 4: $$I_{DVDD} = C \times V \times f$$ ### where: - C = Load capacitance on the SDO line, - V = DVDD supply voltage, and - f = Number of transitions on the SDO output. The number of transitions on the SDO output depends on the output code, and thus changes with the analog input. The maximum value of f occurs when data output on the SDO change on every SCLK. SDO changing on every SCLK results in an output code of AAAh or 555h. For an output code of AAAh or 555h at a 1-MSPS throughput, the frequency of transitions on the SDO output is 6 MHz. To keep the current consumption at the lowest possible value, the DVDD supply must be kept at the lowest permissible value and the capacitance on the SDO line must be kept as low as possible. ### 10.3 Optimizing Power Consumed by the Device - Keep the analog supply voltage (AVDD) as per the analog input full-scale range (FSR) requirement. - Keep the digital supply voltage (DVDD) at the lowest permissible value. - Reduce the load capacitance on the SDO output. - · Run the device at optimum throughput. Power consumption reduces with throughput. ### 11 Layout ### 11.1 Layout Guidelines Figure 45 shows a board layout example for the ADS7043. Use a ground plane underneath the device and partition the PCB into analog and digital sections. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources. In Figure 45, the analog input and reference signals are routed on the top and left side of the device while the digital connections are routed on the bottom and right side of the device. The power sources to the device must be clean and well-bypassed. Use $1-\mu F$ ceramic bypass capacitors in close proximity to the analog (AVDD) and digital (DVDD) power-supply pins. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane using short, low-impedance paths. The AVDD supply voltage for the ADS7043 also functions as a reference for the device. Place the decoupling capacitor ( $C_{REF}$ ) for AVDD close to the device AVDD and GND pins. $C_{REF}$ must be connected to the device pins with thick copper tracks, as shown in Figure 45. The fly-wheel RC filters are placed close to the device. Among ceramic surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. ### 11.2 Layout Example Figure 45. Example Layout ### 12 器件和文档支持 ### 12.1 文档支持 ### 12.1.1 相关文档 相关文档如下: - 《OPA316 数据表》(文献编号 SBOS703) - 《OPA835 数据表》(文献编号 SLOS713) - 《THS4531A 数据表》(文献编号 SLOS823) - 《TPS79101 数据表》(文献编号 SLVS325) - 《全差动放大器分析》(文献编号 SLYT157) ### 12.2 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ### 12.3 商标 E2E is a trademark of Texas Instruments. TINA is a trademark of Texas Instruments, Inc. 串行外设接口 (SPI) is a trademark of Motorola. All other trademarks are the property of their respective owners. ### 12.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 # RUG0008A # **PACKAGE OUTLINE** # X2QFN - 0.4 mm max height PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14 5M - per ASME Y14.5M. 2. This drawing is subject to change without notice. ### **EXAMPLE BOARD LAYOUT** # RUG0008A # X2QFN - 0.4 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) $3.\ For\ more\ information,\ see\ Texas\ Instruments\ literature\ number\ SLUA271\ (www.ti.com/lit/slua271).$ ### **EXAMPLE STENCIL DESIGN** # RUG0008A # X2QFN - 0.4 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司 # PACKAGE OPTION ADDENDUM 6-Apr-2016 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | ADS7043IDCUR | ACTIVE | VSSOP | DCU | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 7043 | Samples | | ADS7043IDCUT | ACTIVE | VSSOP | DCU | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 7043 | Samples | | ADS7043IRUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | FW | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 6-Apr-2016 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Aug-2017 # TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ſ | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | All differsions are norminal | | | | | | | | | | | | | | |------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | | ADS7043IDCUR | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | | ADS7043IDCUT | VSSOP | DCU | 8 | 250 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | | ADS7043IRUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 8.4 | 1.6 | 1.6 | 0.66 | 4.0 | 8.0 | Q2 | | www.ti.com 3-Aug-2017 \*All dimensions are nominal | 7 til difficiono dio ficininal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | ADS7043IDCUR | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | ADS7043IDCUT | VSSOP | DCU | 8 | 250 | 202.0 | 201.0 | 28.0 | | ADS7043IRUGR | X2QFN | RUG | 8 | 3000 | 202.0 | 201.0 | 28.0 | # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. DCU (S-PDSO-G8) PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司