

Now







AMC1306E05, AMC1306E25, AMC1306M05, AMC1306M25

Support &

Community

ZHCSG26B-MARCH 2017-REVISED JUNE 2018

具有高 CMTI 的 AMC1306x 小型、高精度、增强型 隔离式 Δ-Σ 调制器

#### 1 特性

- 针对基于分流电阻器的电流测量进行优化的引脚可 兼容系列:
  - 输入电压范围为 ±50mV 或 ±250mV
  - 曼彻斯特编码或未编码的位流选项
- 出色的直流性能:
  - 偏置误差: ±50µV 或 ±100µV (最大值)
  - 温漂: 1µV/℃(最大值)
  - 增益误差: ±0.2% (最大值)
  - 增益漂移: ±40ppm/°C(最大值)
- 瞬态抗扰性: 100kV/µs (典型值)
- 系统级诊断 特性
- 安全相关认证:
  - 7000V<sub>PEAK</sub>增强型隔离,符合 DIN V VDE V 0884-11 (VDE V 0884-11): 2017-01
  - 符合 UL1577 标准且长达 1 分钟的 5000V<sub>RMS</sub> 隔离
  - CAN/CSA No. 5A 组件验收服务通知, IEC 60950-1 和 IEC 60065 终端设备标准
- 额定扩展工业温度范围: -40℃ 至 +125℃ •

#### 2 应用

AA.

- 基于分流电阻器的电流感应和隔离式电压测量,包 括:
  - 工业电机驱动器
  - 光伏逆变器
  - 不间断电源

## 3 说明

AMC1306 是一款高精度 Δ-Σ 调制器,通过抗电磁干扰 性能极强的电容式双隔离层将输出与输入电路隔离开。 该隔离层经过认证,可以按照 DIN V VDE V 0884-11 和 UL1577 标准提供高达 7000 VPFAK 的增强型隔离。 与隔离式电源结合使用时,该隔离式调制器可将以不同 共模电压等级运行的系统的各器件隔开,并防止较低电 压器件损坏。

AMC1306 的输入针对直接连接分流电阻器或其他低电 压等级信号源进行了优化。器件具有独特的 ±50mV 低 输入电压范围,可通过分流器显著降低功率耗散,同时 具有出色的交流和直流性能。AMC1306 的输出位流采 用曼彻斯特编码 (AMC1306Ex) 或未编码

(AMC1306Mx),具体情况因导数而异。通过使用集成 式数字滤波器(如 TMS320F2807x 或

TMS320F2837x 微控制器系列中的滤波器)来抽取位 流,该器件可在 78kSPS 数据速率下实现 85dB 动态 范围的 16 位分辨率。

曼彻斯特编码的 AMC1306Ex 版本的位流输出支持单 线数据和时钟传输,无需考虑接收设备的设置和保持时 间要求。

| 器件编号 封装  |          | 封装尺寸(标称值)       |
|----------|----------|-----------------|
| AMC1306x | SOIC (8) | 5.85mm × 7.50mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

English Data Sheet: SBAS734



## AMC1306E05, AMC1306E25, AMC1306M05, AMC1306M25

ZHCSG26B - MARCH 2017 - REVISED JUNE 2018

1

2

3

4

5

6

7

8

2

| Ħ | 录   |
|---|-----|
| н | ~1~ |

| 特性1                                          |    | 8.1 Overview                   | 20 |
|----------------------------------------------|----|--------------------------------|----|
| 应用1                                          |    | 8.2 Functional Block Diagram   | 20 |
| 说明                                           |    | 8.3 Feature Description        | 21 |
| 修订历史记录                                       |    | 8.4 Device Functional Modes    | 25 |
| Device Comparison Table 3                    | 9  | Application and Implementation | 26 |
| Pin Configuration and Euroctions 3           |    | 9.1 Application Information    | 26 |
| Specifications 4                             |    | 9.2 Typical Applications       | 27 |
| 7.1 Absolute Maximum Ratings 4               | 10 | Power Supply Recommendations   | 32 |
| 7.2 FSD Ratings 4                            | 11 | Layout                         | 33 |
| 7.3 Recommended Operating Conditions         |    | 11.1 Layout Guidelines         | 33 |
| 7.4 Thermal Information                      |    | 11.2 Layout Example            | 33 |
| 7.5 Power Ratings 4                          | 12 | 器件和文档支持                        | 34 |
| 7.6 Insulation Specifications5               |    | 12.1 器件支持                      | 34 |
| 7.7 Safety-Related Certifications            |    | 12.2 文档支持                      | 34 |
| 7.8 Safety Limiting Values 6                 |    | 12.3 相关链接                      | 34 |
| 7.9 Electrical Characteristics: AMC1306x057  |    | 12.4 接收文档更新通知                  | 34 |
| 7.10 Electrical Characteristics: AMC1306x259 |    | 12.5 社区资源                      | 34 |
| 7.11 Switching Characteristics 11            |    | 12.6 商标                        | 34 |
| 7.12 Insulation Characteristics Curves 12    |    | 12.7 静电放电警告                    |    |
| 7.13 Typical Characteristics 13              |    | 12.8 木语表                       | 35 |
| Detailed Description 20                      | 13 | 机械、封装和可订购信息                    | 35 |

#### 4 修订历史记录

| Cł | anges from Revision A (July 2017) to Revision B                   | Page |
|----|-------------------------------------------------------------------|------|
| •  | Changed Reinforced Isolation Capacitor Lifetime Projection figure | 12   |

### Changes from Original (March 2017) to Revision A

| • | AMC1306E05 和 AMC1306M05 已投入生产<br>已添加 已将 ±50µV 添加到第一个 <i>直流性能</i> 子项中,以反映 AMC1306x05 器件的情况                                                               | 1<br>1 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| • | 已更改 已将第一个安全相关认证子项中的标准偏差 0884-10 更改为 0884-11                                                                                                             | 1      |
| • | 已更改 VPEAK 从 8000 更改为 7000,标准偏差从 0884-10 更改为 0884-11(在"说明"部分的第一段中)                                                                                       | 1      |
| • | Deleted Status column from Device Comparison Table                                                                                                      | 3      |
| • | Changed standard deviation from 0884-10 to 0884-11 in DIN V VDE V 0884-11 section of Insulation Specifications table                                    | 5      |
| • | Changed standard deviation from 0884-10 to 0884-11 in Safety-Related Certifications table                                                               | 6      |
| • | Changed prevent to minimize in condition statement of Safety Limiting Values table                                                                      | 6      |
| • | Added Electrical Characteristics: AMC1306x05 table                                                                                                      | 7      |
| • | Changed test conditions of Analog Inputs test conditions from (AINP – AINN) / 2 to AGND to (AINP + AINN) / 2 to AGND to include all possible conditions | 9      |
| • | Changed $I_{IB}$ test condition from <i>Inputs shorted to AGND</i> to <i>AINP</i> = <i>AINN</i> = <i>AGND</i> , $I_{IB} = I_{IBP} + I_{IBN}$            | 9      |
| • | Added $AINP = AINN = AGND$ to E <sub>0</sub> parameter test conditions                                                                                  | 9      |
| • | Changed minus sign to plus or minus sign in typical specification of E <sub>G</sub> parameter                                                           | 9      |
| • | Changed 10% to 90% to 90% to 10% in test conditions of t <sub>f</sub> parameter 1                                                                       | 11     |
| • | Added AMC1306x05 devices to Typical Characteristics section 1                                                                                           | 13     |



#### www.ti.com.cn

### e

Page

### 5 Device Comparison Table

| PART NUMBER | INPUT VOLTAGE RANGE | DIFFERENTIAL INPUT<br>RESISTANCE | DIGITAL OUTPUT INTERFACE |
|-------------|---------------------|----------------------------------|--------------------------|
| AMC1306E05  | ±50 mV              | 4.9 kΩ                           | Manchester coded CMOS    |
| AMC1306E25  | ±250 mV             | 22 kΩ                            | Manchester coded CMOS    |
| AMC1306M05  | ±50 mV              | 4.9 kΩ                           | Uncoded CMOS             |
| AMC1306M25  | ±250 mV             | 22 kΩ                            | Uncoded CMOS             |

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN |       | 1/0 |                                                                                                                                                |
|-----|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | 1/0 | DESCRIPTION                                                                                                                                    |
| 1   | AVDD  | —   | Analog (high-side) power supply, 3.0 V to 5.5 V.<br>See the <i>Power Supply Recommendations</i> section for decoupling recommendations.        |
| 2   | AINP  | I   | Noninverting analog input                                                                                                                      |
| 3   | AINN  | I.  | Inverting analog input                                                                                                                         |
| 4   | AGND  | —   | Analog (high-side) ground reference                                                                                                            |
| 5   | DGND  | —   | Digital (controller-side) ground reference                                                                                                     |
| 6   | DOUT  | 0   | Modulator data output. This pin is a Manchester coded output for AMC1306Ex derivates.                                                          |
| 7   | CLKIN | I   | Modulator clock input: 5 MHz to 21 MHz (5-V operation) with internal pulldown resistor (typical value: 1.5 M $\Omega$ )                        |
| 8   | DVDD  | _   | Digital (controller-side) power supply, 2.7 V to 5.5 V.<br>See the <i>Power Supply Recommendations</i> section for decoupling recommendations. |

### 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                                  |                                                 | MIN        | MAX        | UNIT |
|--------------------------------------------------|-------------------------------------------------|------------|------------|------|
| Supply voltage                                   | AVDD to AGND or DVDD to DGND                    | -0.3       | 6.5        | V    |
| Analog input voltage at AINP, AIN                | N                                               | AGND – 6   | AVDD + 0.5 | V    |
| Digital input or output voltage at CLKIN or DOUT |                                                 | DGND – 0.5 | DVDD + 0.5 | V    |
| Input current to any pin except sup              | ut current to any pin except supply pins -10 10 |            | 10         | mA   |
| Junction temperature, T <sub>J</sub>             |                                                 |            | 150        | °C   |
| Storage temperature, T <sub>stg</sub>            |                                                 | -65        | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                                            |                         |                                                                                | VALUE | UNIT |
|--------------------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                                            | Electrostatia discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                |                                                         | MIN | NOM | MAX | UNIT |
|----------------|---------------------------------------------------------|-----|-----|-----|------|
| AVDD           | Analog (high-side) supply voltage (AVDD to AGND)        | 3.0 | 5.0 | 5.5 | V    |
| DVDD           | Digital (controller-side) supply voltage (DVDD to DGND) | 2.7 | 3.3 | 5.5 | V    |
| T <sub>A</sub> | Operating ambient temperature                           | -40 |     | 125 | °C   |

### 7.4 Thermal Information

|                      |                                              | AMC1306x   |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DWV (SOIC) | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 112.2      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 47.6       | °C/W |
| $R_{\thetaJB}$       | Junction-to-board thermal resistance         | 60.0       | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 23.1       | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 60.0       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Power Ratings

|                 | PARAMETER                                       | TEST CONDITIONS                | MIN | TYP | MAX   | UNIT  |
|-----------------|-------------------------------------------------|--------------------------------|-----|-----|-------|-------|
| Р               | Maximum power dissipation                       | AMC1306Ex, AVDD = DVDD = 5.5 V |     |     | 91.85 | m)//  |
| PD              | (both sides)                                    | AMC1306Mx, AVDD = DVDD = 5.5 V |     |     | 86.90 | mvv   |
| P <sub>D1</sub> | Maximum power dissipation<br>(high-side supply) | AVDD = 5.5 V                   |     |     | 53.90 | mW    |
| P <sub>D2</sub> | Maximum power dissipation                       | AMC1306Ex, DVDD = 5.5 V        |     |     | 37.95 | m)//  |
|                 | (low-side supply)                               | AMC1306Mx, DVDD = 5.5 V        |     |     | 33.00 | TTIVV |

### 7.6 Insulation Specifications

over operating ambient temperature range (unless otherwise noted)

| PARAMETER         |                                                       | TEST CONDITIONS                                                                                                                                                                                                      | VALUE              | UNIT             |
|-------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENE              | RAL                                                   | ·                                                                                                                                                                                                                    | 1                  |                  |
| CLR               | External clearance <sup>(1)</sup>                     | Shortest pin-to-pin distance through air                                                                                                                                                                             | ≥ 9                | mm               |
| CPG               | External creepage <sup>(1)</sup>                      | Shortest pin-to-pin distance across the package surface                                                                                                                                                              | ≥ 9                | mm               |
| DTI               | Distance through insulation                           | Minimum internal gap (internal clearance) of the double insulation $(2 \times 0.0105 \text{ mm})$                                                                                                                    | ≥ 0.021            | mm               |
| CTI               | Comparative tracking index                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                                | ≥ 600              | V                |
|                   | Material group                                        | According to IEC 60664-1                                                                                                                                                                                             | I                  |                  |
|                   |                                                       | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                                           | I-IV               |                  |
|                   | Overvoltage category per IEC 60664-1                  | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                           | I-IV               |                  |
|                   |                                                       | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                          | 1-111              |                  |
| DIN V             | VDE V 0884-11 (VDE V 0884-11): 2017-0                 | )1 <sup>(2)</sup>                                                                                                                                                                                                    |                    |                  |
| VIORM             | Maximum repetitive peak isolation voltage             | At ac voltage (bipolar)                                                                                                                                                                                              | 2121               | V <sub>PK</sub>  |
| V                 | Maximum-rated isolation working                       | At ac voltage (sine wave)                                                                                                                                                                                            | 1500               | V <sub>RMS</sub> |
| VIOWM             | voltage                                               | At dc voltage                                                                                                                                                                                                        | 2121               | V <sub>DC</sub>  |
| N/                |                                                       | $V_{\text{TEST}} = V_{\text{IOTM}}$ , t = 60 s (qualification test)                                                                                                                                                  | 7000               | Ver              |
| VIOTM             | Maximum transient isolation voltage                   | $V_{\text{TEST}} = 1.2 \times V_{\text{IOTM}}$ , t = 1 s (100% production test)                                                                                                                                      | 8400               | VPK              |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>        | Test method per IEC 60065, 1.2/50- $\mu$ s waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification)                                                                          | 8000               | V <sub>PK</sub>  |
|                   |                                                       | Method a, after input/output safety test subgroup 2/3,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s,<br>$V_{pd(m)} = 1.2 \times V_{IORM} = 2545 V_{PK}$ , $t_m = 10$ s                                                 | ≤ 5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                        | Method a, after environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s,<br>$V_{pd(m)} = 1.6 \times V_{IORM} = 3394 V_{PK}$ , $t_m = 10$ s                                                        | ≤ 5                | рС               |
|                   |                                                       | Method b1, at routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1 \text{ s}$ , $V_{pd(m)} = 1.875 \times V_{IORM} = 3977 V_{PK}$ , $t_m = 1 \text{ s}$               | ≤ 5                |                  |
| CIO               | Barrier capacitance, input to output <sup>(5)</sup>   | $V_{IO} = 0.5 V_{PP}$ at 1 MHz                                                                                                                                                                                       | ~1                 | pF               |
|                   |                                                       | $V_{IO} = 500 \text{ V} \text{ at } T_A = 25^{\circ}\text{C}$                                                                                                                                                        | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO} = 500 \text{ V} \text{ at } 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$                                                                                                                           | > 10 <sup>11</sup> | Ω                |
|                   |                                                       | $V_{IO} = 500 \text{ V} \text{ at } T_S = 150^{\circ}\text{C}$                                                                                                                                                       | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                                                                                      | 2                  |                  |
|                   | Climatic category                                     |                                                                                                                                                                                                                      | 40/125/21          |                  |
| UL157             | 7                                                     |                                                                                                                                                                                                                      |                    |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | $V_{\text{TEST}} = V_{\text{ISO}} = 5000 V_{\text{RMS}}$ or 7000 $V_{\text{DC}}$ , t = 60 s (qualification),<br>$V_{\text{TEST}} = 1.2 \times V_{\text{ISO}} = 6000 V_{\text{RMS}}$ , t = 1 s (100% production test) | 5000               | V <sub>RMS</sub> |

(1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves and ribs on the PCB are used to help increase these specifications.

(2) This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier are tied together, creating a two-pin device.



ZHCSG26B - MARCH 2017 - REVISED JUNE 2018

### 7.7 Safety-Related Certifications

| VDE                                                                                                                                                           | UL                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Certified according to DIN V VDE V 0884-11 (VDE V 0884-11):<br>2017-01,<br>DIN EN 60950-1 (VDE 0805 Teil 1): 2014-08,<br>and DIN EN 60065 (VDE 0860): 2005-11 | Recognized under 1577 component recognition and<br>CSA component acceptance NO 5 programs |
| Reinforced insulation                                                                                                                                         | Single protection                                                                         |
| File number: DIN 40040142                                                                                                                                     | File number: E181974                                                                      |

### 7.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output (I/O) circuitry. A failure of the I/O may allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                                         | MIN | TYP | MAX                 | UNIT |
|----------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|---------------------|------|
| I <sub>S</sub> |                                         | $\theta_{JA} = 112.2^{\circ}C/W, AVDD = DVDD = 5.5 V,$<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 202.5               |      |
|                | Sarety input, output, or supply current | $\theta_{JA}$ = 112.2°C/W, AVDD = DVDD = 3.6 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C        |     |     | 309.4               | MA   |
| $P_{S}$        | Safety input, output, or total power    | $\theta_{JA} = 112.2^{\circ}C/W, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$                             |     |     | 1114 <sup>(1)</sup> | mW   |
| Τs             | Maximum safety temperature              |                                                                                                         |     |     | 150                 | °C   |

(1) Input, output, or the sum of input and output power must not exceed this value.

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



### 7.9 Electrical Characteristics: AMC1306x05

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C, AVDD = 3.0 V to 5.5 V, DVDD = 2.7 V to 5.5 V, AINP = -50 mV to 50 mV, AINN = AGND, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical specifications are at  $T_A = 25^{\circ}$ C, CLKIN = 20 MHz, AVDD = 5 V, and DVDD = 3.3 V

|                       | PARAMETER                                              | TEST CONDITIONS                                                                                                            | MIN      | TYP     | MAX        | UNIT   |
|-----------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------|---------|------------|--------|
| ANALO                 | G INPUTS                                               |                                                                                                                            |          |         |            |        |
| V <sub>Clipping</sub> | Differential input voltage before clipping output      | $V_{IN} = AINP - AINN$                                                                                                     |          | ±64     |            | mV     |
| FSR                   | Specified linear differential full-scale               | V <sub>IN</sub> = AINP - AINN                                                                                              | -50      |         | 50         | mV     |
|                       | Absolute common-mode input voltage <sup>(1)</sup>      | (AINP + AINN) / 2 to AGND                                                                                                  | -2       |         | AVDD       | V      |
| V <sub>CM</sub>       | Operating common-mode input voltage                    | (AINP + AINN) / 2 to AGND                                                                                                  | -0.032   |         | AVDD - 2.1 | V      |
| V <sub>CMov</sub>     | Common-mode overvoltage detection level <sup>(2)</sup> | (AINP + AINN) / 2 to AGND                                                                                                  | AVDD - 2 |         |            | V      |
| CIN                   | Single-ended input capacitance                         | AINN = AGND                                                                                                                |          | 4       |            | pF     |
| CIND                  | Differential input capacitance                         |                                                                                                                            |          | 2       |            | pF     |
| I <sub>IB</sub>       | Input bias current                                     | $AINP = AINN = AGND, I_{IB} = I_{IBP} + I_{IBN}$                                                                           | -97      | -72     | -57        | μΑ     |
| R <sub>IN</sub>       | Single-ended input resistance                          | AINN = AGND                                                                                                                |          | 4.75    |            | kΩ     |
| R <sub>IND</sub>      | Differential input resistance                          |                                                                                                                            |          | 4.9     |            | kΩ     |
| I <sub>IO</sub>       | Input offset current                                   |                                                                                                                            |          | ±10     |            | nA     |
| CMTI                  | Common-mode transient immunity                         |                                                                                                                            | 50       | 100     |            | kV/μs  |
| CMPP                  | Common mode rejection ratio                            |                                                                                                                            |          | -99     |            | dD     |
| CIVIRR                |                                                        |                                                                                                                            |          | -98     |            | uВ     |
| BW                    | Input bandwidth <sup>(3)</sup>                         |                                                                                                                            |          | 800     |            | kHz    |
| DC ACC                | URACY                                                  |                                                                                                                            |          |         |            |        |
| DNL                   | Differential nonlinearity                              | Resolution: 16 bits                                                                                                        | -0.99    |         | 0.99       | LSB    |
| INII                  | Integral poplingarity <sup>(4)</sup>                   | Resolution: 16 bits, 4.5 V $\leq$ AVDD $\leq$ 5.5 V                                                                        | -4       | ±1      | 4          | ISB    |
|                       | integral nonlinearity                                  | Resolution: 16 bits, $3.0 \text{ V} \leq \text{AVDD} \leq 3.6 \text{ V}$                                                   | -5       | ±1.5    | 5          | LOD    |
| Eo                    | Offset error                                           | Initial, at 25°C, AINP = AINN = AGND                                                                                       | -50      | ±2.5    | 50         | μV     |
| TCEO                  | Offset error thermal drift <sup>(5)</sup>              |                                                                                                                            | -1       | ±0.25   | 1          | μV/°C  |
| $E_{G}$               | Gain error                                             | Initial, at 25°C                                                                                                           | -0.2%    | ±0.005% | 0.2%       |        |
| $TCE_{G}$             | Gain error thermal drift <sup>(6)</sup>                |                                                                                                                            | -40      | ±20     | 40         | ppm/°C |
|                       |                                                        | AINP = AINN = AGND,<br>3.0 V $\leq$ AVDD $\leq$ 5.5 V, at dc                                                               |          | -108    |            |        |
| PSRR                  | Power-supply rejection ratio                           |                                                                                                                            |          | -107    |            | dB     |
| AC ACC                | URACY                                                  |                                                                                                                            |          |         |            |        |
| SNR                   | Signal-to-noise ratio                                  | f <sub>IN</sub> = 1 kHz                                                                                                    | 78       | 82.5    |            | dB     |
| SINAD                 | Signal-to-noise + distortion                           | f <sub>IN</sub> = 1 kHz                                                                                                    | 77.5     | 82.3    |            | dB     |
| חשד                   | Total harmonic distortion                              | $\begin{array}{l} 4.5 \ V \leq AVDD \leq 5.5 \ V, \\ 5 \ MHz \leq f_{CLKIN} \leq 21 \ MHz, \ f_{IN} = 1 \ kHz \end{array}$ | -98      |         | -84        | ٩D     |
|                       |                                                        | $\begin{array}{l} 3.0 \ V \leq AVDD \leq 3.6 \ V, \\ 5 \ MHz \leq f_{CLKIN} \leq 20 \ MHz, \ f_{IN} = 1 \ kHz \end{array}$ |          | -93     | -83        | ŭD     |
| SFDR                  | Spurious-free dynamic range                            | f <sub>IN</sub> = 1 kHz                                                                                                    | 83       | 100     |            | dB     |

(1) Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage V<sub>CM</sub> for normal operation. Observe analog input voltage range as specified in the Absolute Maximum Ratings table.

The common-mode overvoltage detection level has a typical hysteresis of 90 mV. (2)

This is the -3-dB, second-order roll-off frequency of the integrated differential input amplifier to consider for the antialiasing filter design. (3)(4) Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer function expressed as a number of LSBs or as a percent of the specified linear full-scale range (FSR).

Offset error drift is calculated using the box method, as described by the following equation:  $TCE_{o} = \frac{value_{MX} - value_{MIN}}{T_{mum} P_{max}}$ (5)

TempRange

Gain error drift is calculated using the box method, as described by the following equation: (6)

 $TCE_{G}(ppm) = \left(\frac{value_{MAX} - value_{MIN}}{value \times TempRange}\right) \times 10^{6}$ 



ZHCSG26B-MARCH 2017-REVISED JUNE 2018

### Electrical Characteristics: AMC1306x05 (continued)

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C, AVDD = 3.0 V to 5.5 V, DVDD = 2.7 V to 5.5 V, AINP = -50 mV to 50 mV, AINN = AGND, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical specifications are at  $T_A = 25^{\circ}$ C, CLKIN = 20 MHz, AVDD = 5 V, and DVDD = 3.3 V

|                 | PARAMETER                      | TEST CONDITIONS                                                                                                                                                    | MIN        | TYP | MAX       | UNIT |
|-----------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----------|------|
| DIGITA          | L INPUTS/OUTPUTS               |                                                                                                                                                                    |            |     |           |      |
| CMOS            | Logic With Schmitt-Trigger     |                                                                                                                                                                    |            |     |           |      |
| I <sub>IN</sub> | Input current                  | $DGND \le V_{IN} \le DVDD$                                                                                                                                         | 0          |     | 7         | μA   |
| CIN             | Input capacitance              |                                                                                                                                                                    |            | 4   |           | pF   |
| VIH             | High-level input voltage       |                                                                                                                                                                    | 0.7 × DVDD | ים  | VDD + 0.3 | V    |
| VIL             | Low-level input voltage        |                                                                                                                                                                    | -0.3       | 0.  | 3 × DVDD  | V    |
| CLOAD           | Output load capacitance        |                                                                                                                                                                    |            | 30  |           | pF   |
|                 |                                | I <sub>OH</sub> = -20 μA                                                                                                                                           | DVDD - 0.1 |     |           | N/   |
| VOH             | High-level output voltage      | $I_{OH} = -4 \text{ mA}$                                                                                                                                           | DVDD - 0.4 |     |           | v    |
|                 |                                | I <sub>OL</sub> = 20 μA                                                                                                                                            |            |     | 0.1       | N/   |
| VOL             | Low-level output voltage       | I <sub>OL</sub> = 4 mA                                                                                                                                             |            |     | v         |      |
| POWER           | R SUPPLY                       |                                                                                                                                                                    | · ·        |     |           |      |
| AVDD            | High-side supply voltage       |                                                                                                                                                                    | 3.0        | 5.0 | 5.5       | V    |
|                 | Link side somele somert        | 3.0 V ≤ AVDD ≤ 3.6 V                                                                                                                                               |            | 6.3 | 8.5       | 4    |
| AVDD            | High-side supply current       | 4.5 V ≤ AVDD ≤ 5.5 V                                                                                                                                               |            | 7.2 | 9.8       | MA   |
| DVDD            | Controller-side supply voltage |                                                                                                                                                                    | 2.7        | 3.3 | 5.5       | V    |
|                 |                                | $\label{eq:AMC1306Ex, 2.7 V let} \begin{split} & AMC1306Ex, 2.7 V let \\ & C_{LOAD} = 15 pF \end{split}$                                                           |            | 4.1 | 5.5       |      |
|                 |                                | $\label{eq:AMC1306Mx, 2.7 V let} \begin{split} & AMC1306Mx, 2.7 V let \ DVDD \ S \ 3.6 V, \\ & C_{LOAD} \ = \ 15 \ pF \end{split}$                                 |            | 3.3 | 4.8       | 4    |
| IDVDD           | Controller-side supply current | $\label{eq:MC1306Ex} \begin{array}{l} \mbox{AMC1306Ex, 4.5 V} \le \mbox{DVDD} \le 5.5 \ \mbox{V}, \\ \mbox{C}_{\mbox{LOAD}} = 15 \ \mbox{pF} \end{array}$          |            | 5.0 | 6.9       | mA   |
|                 |                                | $\label{eq:main_approx_state} \begin{array}{l} \mbox{AMC1306Mx, 4.5 V} \le \mbox{DVDD} \le 5.5 \ \mbox{V}, \\ \mbox{C}_{\mbox{LOAD}} = 15 \ \mbox{pF} \end{array}$ |            | 3.9 | 6.0       |      |



### 7.10 Electrical Characteristics: AMC1306x25

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C, AVDD = 3.0 V to 5.5 V, DVDD = 2.7 V to 5.5 V, AINP = -250 mV to 250 mV, AINN = AGND, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical specifications are at  $T_A = 25^{\circ}$ C, CLKIN = 20 MHz, AVDD = 5 V, and DVDD = 3.3 V

|                       | PARAMETER                                              | TEST CONDITIONS                                                                                                             | MIN      | TYP     | MAX        | UNIT   |  |
|-----------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------|---------|------------|--------|--|
| ANALO                 | G INPUTS                                               |                                                                                                                             |          |         |            |        |  |
| V <sub>Clipping</sub> | Differential input voltage before clipping output      | AINP – AINN                                                                                                                 |          | ±320    |            | mV     |  |
| FSR                   | Specified linear differential full-scale               | AINP – AINN                                                                                                                 | -250     |         | 250        | mV     |  |
|                       | Absolute common-mode input voltage <sup>(1)</sup>      | (AINP + AINN) / 2 to AGND                                                                                                   | -2       |         | AVDD       | V      |  |
| V <sub>CM</sub>       | Operating common-mode input voltage                    | (AINP + AINN) / 2 to AGND                                                                                                   | -0.16    |         | AVDD – 2.1 | V      |  |
| V <sub>CMov</sub>     | Common-mode overvoltage detection level <sup>(2)</sup> | (AINP + AINN) / 2 to AGND                                                                                                   | AVDD – 2 |         |            | V      |  |
| C <sub>IN</sub>       | Single-ended input capacitance                         | AINN = AGND                                                                                                                 |          | 2       |            | pF     |  |
| CIND                  | Differential input capacitance                         |                                                                                                                             |          | 1       |            | pF     |  |
| I <sub>IB</sub>       | Input bias current                                     | $AINP = AINN = AGND, I_{IB} = I_{IBP} + I_{IBN}$                                                                            | -82      | -60     | -48        | μA     |  |
| R <sub>IN</sub>       | Single-ended input resistance                          | AINN = AGND                                                                                                                 |          | 19      |            | kΩ     |  |
| R <sub>IND</sub>      | Differential input resistance                          |                                                                                                                             |          | 22      |            | kΩ     |  |
| I <sub>IO</sub>       | Input offset current                                   |                                                                                                                             |          | ±5      |            | nA     |  |
| CMTI                  | Common-mode transient immunity                         |                                                                                                                             | 50       | 100     |            | kV/µs  |  |
| OMDD                  | Oceano and activity activ                              |                                                                                                                             |          | -95     |            | -10    |  |
| CMRR                  | Common-mode rejection ratio                            |                                                                                                                             |          | -95     |            | αB     |  |
| BW                    | Input bandwidth <sup>(3)</sup>                         |                                                                                                                             |          | 900     |            | kHz    |  |
| DC ACC                | CURACY                                                 |                                                                                                                             |          |         |            |        |  |
| DNL                   | Differential nonlinearity                              | Resolution: 16 bits                                                                                                         | -0.99    |         | 0.99       | LSB    |  |
| INL                   | Integral nonlinearity <sup>(4)</sup>                   | Resolution: 16 bits                                                                                                         | -4       | ±1      | 4          | LSB    |  |
| Eo                    | Offset error                                           | Initial, at 25°C, AINP = AINN = AGND                                                                                        | -100     | ±4.5    | 100        | μV     |  |
| TCEO                  | Offset error thermal drift <sup>(5)</sup>              |                                                                                                                             | -1       | ±0.15   | 1          | μV/°C  |  |
| E <sub>G</sub>        | Gain error                                             | Initial, at 25°C                                                                                                            | -0.2%    | ±0.005% | 0.2%       |        |  |
| TCE <sub>G</sub>      | Gain error thermal drift <sup>(6)</sup>                |                                                                                                                             | -40      | ±20     | 40         | ppm/°C |  |
|                       |                                                        | AINP = AINN = AGND,<br>3.0 V $\leq$ AVDD $\leq$ 5.5 V, at dc                                                                |          | -103    |            |        |  |
| PSRR                  | Power-supply rejection ratio                           | AINP = AINN = AGND,<br>3.0 V $\leq$ AVDD $\leq$ 5.5 V,<br>10 kHz, 100-mV ripple                                             |          | -92     |            | dB     |  |
| AC ACC                | CURACY                                                 |                                                                                                                             |          |         |            |        |  |
| SNR                   | Signal-to-noise ratio                                  | f <sub>IN</sub> = 1 kHz                                                                                                     | 82       | 86      |            | dB     |  |
| SINAD                 | Signal-to-noise + distortion                           | f <sub>IN</sub> = 1 kHz                                                                                                     | 81.9     | 85.7    |            | dB     |  |
| тир                   | Total harmonic distortion                              | 4.5 V ≤ AVDD ≤ 5.5 V,<br>5 MHz ≤ $f_{CLKIN}$ ≤ 21 MHz, $f_{IN}$ = 1 kHz                                                     |          | -98     | -86        | in.    |  |
|                       |                                                        | $\begin{array}{l} 3.0 \ V \leq AVDD \leq 3.6 \ V, \\ 5 \ MHz \leq f_{CLKIN} \leq 20 \ MHz, \ f_{IN} = 1 \ kHz. \end{array}$ |          | -93     | -85        | ub     |  |
| SFDR                  | Spurious-free dynamic range                            | f <sub>IN</sub> = 1 kHz                                                                                                     | 83       | 100     |            | dB     |  |

(1) Steady-state voltage supported by the device in case of a system failure; see the specified common-mode input voltage V<sub>CM</sub> for normal operation. Adhere to the analog input voltage range as specified in the *Absolute Maximum Ratings* table.

(2) The common-mode overvoltage detection level has a typical hysteresis of 90 mV.

(3) This parameter is the –3-dB, second-order, roll-off frequency of the integrated differential input amplifier to consider for antialiasing filter designs.

(4) Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer function expressed as number of LSBs or as a percent of the specified linear full-scale range FSR.
value - value

(5) Offset error drift is calculated using the box method, as described by the following equation:  

$$TCE_o = \frac{Value_{MAX} - Value_{MAX}}{TempRange}$$

(6) Gain error drift is calculated using the box method, as described by the following equation:  $\frac{TCE_{G}(ppm) = \left(\frac{value_{MAX} - value_{MIX}}{value \times TempRange}\right) \times 10^{6}$ 



ZHCSG26B - MARCH 2017 - REVISED JUNE 2018

### Electrical Characteristics: AMC1306x25 (continued)

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to +125°C, AVDD = 3.0 V to 5.5 V, DVDD = 2.7 V to 5.5 V, AINP = -250 mV to 250 mV, AINN = AGND, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical specifications are at  $T_A = 25^{\circ}$ C, CLKIN = 20 MHz, AVDD = 5 V, and DVDD = 3.3 V

|                 | PARAMETER                      | TEST CONDITIONS                                                                                                               | MIN        | TYP | MAX       | UNIT |
|-----------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----------|------|
| DIGITA          | L INPUTS/OUTPUTS               |                                                                                                                               |            |     |           |      |
| CMOS            | Logic with Schmitt-trigger     |                                                                                                                               |            |     |           |      |
| I <sub>IN</sub> | Input current                  | $DGND \le V_{IN} \le DVDD$                                                                                                    | 0          |     | 7         | μΑ   |
| CIN             | Input capacitance              |                                                                                                                               |            | 4   |           | pF   |
| VIH             | High-level input voltage       |                                                                                                                               | 0.7 × DVDD | D\  | VDD + 0.3 | V    |
| VIL             | Low-level input voltage        |                                                                                                                               | -0.3       | 0.3 | 3 × DVDD  | V    |
| CLOAD           | Output load capacitance        | f <sub>CLKIN</sub> = 20 MHz                                                                                                   |            | 30  |           | pF   |
|                 |                                | I <sub>OH</sub> = -20 μA                                                                                                      | DVDD - 0.1 |     |           | N/   |
| VOH             | High-level output voltage      | $I_{OH} = -4 \text{ mA}$                                                                                                      | DVDD - 0.4 |     |           | V    |
|                 |                                | I <sub>OL</sub> = 20 μA                                                                                                       |            |     | 0.1       | N/   |
| VOL             | Low-level output voltage       | I <sub>OL</sub> = 4 mA                                                                                                        |            | 0.4 |           |      |
| POWER           | RSUPPLY                        |                                                                                                                               | ·          |     | ·         |      |
| AVDD            | High-side supply voltage       |                                                                                                                               | 3.0        | 5.0 | 5.5       | V    |
|                 | Link side suggly suggest       | 3.0 V ≤ AVDD ≤ 3.6 V                                                                                                          |            | 6.3 | 8.5       | 0    |
| AVDD            | High-side supply current       | 4.5 V ≤ AVDD ≤ 5.5 V                                                                                                          |            | 7.2 | 9.8       | MA   |
| DVDD            | Controller-side supply voltage |                                                                                                                               | 2.7        | 3.3 | 5.5       | V    |
|                 |                                | $\label{eq:AMC1306Ex, 2.7 V let} \begin{split} & AMC1306Ex, 2.7 V let \\ & C_{LOAD} = 15 pF \end{split}$                      |            | 4.1 | 5.5       |      |
|                 |                                | $\label{eq:AMC1306Mx, 2.7 V let} \begin{split} & AMC1306Mx, 2.7 V let DVDD \leq 3.6 \ V, \\ & C_{LOAD} = 15 \ pF \end{split}$ |            | 3.3 | 4.8       |      |
| IDVDD           | Controller-side supply current | $\label{eq:AMC1306Ex} \begin{array}{l} AMC1306Ex, 4.5 V \leq DVDD \leq 5.5 \ V, \\ C_{LOAD} = 15 \ pF \end{array}$            |            | 5.0 | 6.9       | mA   |
|                 |                                | AMC1306Mx, 4.5 V $\leq$ DVDD $\leq$ 5.5 V,<br>C <sub>LOAD</sub> = 15 pF                                                       |            | 3.9 | 6.0       |      |



### 7.11 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER           |                                           | TEST CONDITIONS                                                       | MIN  | TYP | MAX | UNIT            |
|---------------------|-------------------------------------------|-----------------------------------------------------------------------|------|-----|-----|-----------------|
| L.                  |                                           | 4.5 V ≤ AVDD ≤ 5.5 V                                                  | 5    |     | 21  | N411-           |
| TCLKIN              | CLKIN clock frequency                     | 3.0 V ≤ AVDD ≤ 5.5 V                                                  | 5    |     | 20  | IVIHZ           |
|                     |                                           | 4.5 V ≤ AVDD ≤ 5.5 V                                                  | 47.6 |     | 200 |                 |
| <sup>t</sup> CLKIN  | CLKIN CIOCK period                        | 3.0 V ≤ AVDD ≤ 5.5 V                                                  | 50   |     | 200 | ns              |
| t <sub>HIGH</sub>   | CLKIN clock high time                     |                                                                       | 20   | 25  | 120 | ns              |
| t <sub>LOW</sub>    | CLKIN clock low time                      |                                                                       | 20   | 25  | 120 | ns              |
| t <sub>H</sub>      | DOUT hold time after rising edge of CLKIN | $\begin{array}{l} AMC1306Mx^{(1)},\\ C_{LOAD} = 15 \ pF \end{array}$  | 3.5  |     |     | ns              |
| t <sub>D</sub>      | Rising edge of CLKIN to DOUT valid delay  | AMC1306Mx <sup>(1)</sup> , C <sub>LOAD</sub> = 15 pF                  |      |     | 15  | ns              |
|                     |                                           | 10% to 90%, 2.7 V $\leq$ DVDD $\leq$ 3.6 V, C <sub>LOAD</sub> = 15 pF |      | 0.8 | 3.5 | 20              |
| ۲r                  | DOUT fise time                            | 10% to 90%, 4.5 V $\leq$ DVDD $\leq$ 5.5 V, C <sub>LOAD</sub> = 15 pF |      | 1.8 | 3.9 | ns              |
|                     |                                           | 90% to 10%, 2.7 V $\leq$ DVDD $\leq$ 3.6 V, C <sub>LOAD</sub> = 15 pF |      | 0.8 | 3.5 | 20              |
| Lf                  |                                           | 90% to 10%, 4.5 V $\leq$ DVDD $\leq$ 5.5 V, C <sub>LOAD</sub> = 15 pF |      | 1.8 | 3.9 | ns              |
| t <sub>ISTART</sub> | Interface startup time                    | DVDD at 2.7 V (min) to DOUT valid with AVDD $\ge$ 3.0 V               | 32   |     | 32  | CLKIN<br>cycles |
| t <sub>ASTART</sub> | Analog startup time                       | AVDD step to 3.0 V with DVDD $\ge$ 2.7 V, 0.1% settling               |      | 0.5 |     | ms              |

(1) The output of the Manchester encoded versions of the AMC1306Ex can change with every edge of CLKIN with a typical delay of 6 ns; see the *Manchester Coding Feature* section for additional details.



Figure 1. Digital Interface Timing







### 7.12 Insulation Characteristics Curves





### 7.13 Typical Characteristics

at AVDD = 5 V, DVDD = 3.3 V, AINP = -50 mV to 50 mV (AMC1306x05) or -250 mV to 250 mV (AMC1306x25), AINN = AGND, f<sub>CLKIN</sub> = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)





## **Typical Characteristics (continued)**



at AVDD = 5 V, DVDD = 3.3 V, AINP = -50 mV to 50 mV (AMC1306x05) or -250 mV to 250 mV (AMC1306x25), AINN = AGND,  $f_{CLKIN} = 20 \text{ MHz}$ , and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



### **Typical Characteristics (continued)**

at AVDD = 5 V, DVDD = 3.3 V, AINP = -50 mV to 50 mV (AMC1306x05) or -250 mV to 250 mV (AMC1306x25), AINN = AGND, f<sub>CLKIN</sub> = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)





## **Typical Characteristics (continued)**



at AVDD = 5 V, DVDD = 3.3 V, AINP = -50 mV to 50 mV (AMC1306x05) or -250 mV to 250 mV (AMC1306x25), AINN = AGND, f<sub>CLKIN</sub> = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



### **Typical Characteristics (continued)**







### **Typical Characteristics (continued)**



at AVDD = 5 V, DVDD = 3.3 V, AINP = -50 mV to 50 mV (AMC1306x05) or -250 mV to 250 mV (AMC1306x25), AINN = AGND, f<sub>CLKIN</sub> = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)



### **Typical Characteristics (continued)**







### 8 Detailed Description

### 8.1 Overview

The differential analog input (comprised of input signals AINP and AINN) of the AMC1306 is a fully-differential amplifier feeding the switched-capacitor input of a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator stage that digitizes the input signal into a 1-bit output stream. The isolated data output DOUT of the converter provides a stream of digital ones and zeros that is synchronous to the externally-provided clock source at the CLKIN pin with a frequency in the range of 5 MHz to 21 MHz. The time average of this serial bitstream output is proportional to the analog input voltage.

The *Functional Block Diagram* section shows a detailed block diagram of the AMC1306. The analog input range is tailored to directly accommodate a voltage drop across a shunt resistor used for current sensing. The silicondioxide (SiO<sub>2</sub>) based capacitive isolation barrier supports a high level of magnetic field immunity as described in the *ISO72x Digital Isolator Magnetic-Field Immunity* application report, available for download at www.ti.com. The external clock input simplifies the synchronization of multiple current-sensing channels on the system level. The extended frequency range of up to 21 MHz supports higher performance levels compared to the other solutions available on the market.

### 8.2 Functional Block Diagram





### 8.3 Feature Description

### 8.3.1 Analog Input

The AMC1306 incorporates front-end circuitry that contains a differential amplifier and a sampling stage, followed by a  $\Delta\Sigma$  modulator. The gain of the differential amplifier is set by internal precision resistors to a factor of 4 for devices with a specified input voltage range of ±250 mV (this value is for the AMC1306x25), or to a factor of 20 in devices with a ±50-mV input voltage range (for the AMC1306x05), resulting in a differential input impedance of 4.9 k $\Omega$  (for the AMC1306x05) or 22 k $\Omega$  (for the AMC1306x25). For reduced offset and offset drift, the differential amplifier is chopper-stabilized with the switching frequency set at f<sub>CLKIN</sub> / 32. The switching frequency generates a spur as shown in Figure 47.



sinc<sup>3</sup> filter, OSR = 2,  $f_{CLKIN}$  = 20 MHz,  $f_{IN}$  = 1 kHz

Figure 47. Quantization Noise Shaping

Consider the input impedance of the AMC1306 in designs with high-impedance signal sources that can cause degradation of gain and offset specifications. The importance of this effect, however, depends on the desired system performance. Additionally, the input bias current caused by the internal common-mode voltage at the output of the differential amplifier is dependent on the actual amplitude of the input signal; see the *Isolated Voltage Sensing* section for more details on reducing these effects.

There are two restrictions on the analog input signals (AINP and AINN). First, if the input voltage exceeds the range AGND – 6 V to AVDD + 0.5 V, the input current must be limited to 10 mA because the device input electrostatic discharge (ESD) diodes turn on. In addition, the linearity and noise performance of the device are ensured only when the differential analog input voltage remains within the specified linear full-scale range (FSR), that is  $\pm 250$  mV (for the AMC1306x25) or  $\pm 50$  mV (for the AMC1306x05), and within the specified input common-mode range.



### Feature Description (continued)

### 8.3.2 Modulator

The modulator implemented in the AMC1306 is a second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator, such as the one conceptualized in Figure 48. The analog input voltage V<sub>IN</sub> and the output V<sub>5</sub> of the 1-bit digital-to-analog converter (DAC) are differentiated, providing an analog voltage V<sub>1</sub> at the input of the first integrator stage. The output of the first integrator feeds the input of the second integrator stage, resulting in output voltage V<sub>3</sub> that is differentiated with the input signal V<sub>IN</sub> and the output of the first integrator V<sub>2</sub>. Depending on the polarity of the resulting voltage V<sub>4</sub>, the output of the comparator is changed. In this case, the 1-bit DAC responds on the next clock pulse by changing the associated analog output voltage V<sub>5</sub>, causing the integrators to progress in the opposite direction and forcing the value of the integrator output to track the average value of the input.



Figure 48. Block Diagram of a Second-Order Modulator

The modulator shifts the quantization noise to high frequencies, as shown in Figure 48. Therefore, use a lowpass digital filter at the output of the device to increase the overall performance. This filter is also used to convert from the 1-bit data stream at a high sampling rate into a higher-bit data word at a lower rate (decimation). TI's microcontroller families TMS320F2807x and TMS320F2837x offer a suitable programmable, hardwired filter structure termed a *sigma-delta filter module* (SDFM) optimized for usage with the AMC1306 family. Also, SD24\_B converters on the MSP430F677x microcontrollers offer a path to directly access the integrated sincfilters for a simple system-level solution for multichannel, isolated current sensing. An additional option is to use a suitable application-specific device, such as the AMC1210 (a four-channel digital sinc-filter). Alternatively, a fieldprogrammable gate array (FPGA) can be used to implement the filter.



#### Feature Description (continued)

#### 8.3.3 Isolation Channel Signal Transmission

The AMC1306 device uses an on-off keying (OOK) modulation scheme to transmit the modulator output bitstream across the capacitive  $SiO_2$ -based isolation barrier. The transmitter modulates the bitstream at TX IN in Figure 49 with an internally-generated, 480-MHz carrier across the isolation barrier to represent a digital *one* and sends a *no signal* to represent the digital *zero*. The receiver demodulates the signal after advanced signal conditioning and produces the output. The symmetrical design of each isolation channel improves the CMTI performance and reduces the radiated emissions caused by the high-frequency carrier. The block diagram of an isolation channel integrated in the AMC1306 is shown in Figure 49.



Figure 49. Block Diagram of an Isolation Channel

Figure 50 shows the concept of the on-off keying scheme.



Figure 50. OOK-Based Modulation Scheme



### Feature Description (continued)

#### 8.3.4 Digital Output

A differential input signal of 0 V ideally produces a stream of ones and zeros that are high 50% of the time. A differential input of 250 mV (for the AMC1306x25) or 50 mV (for the AMC1306x05) produces a stream of ones and zeros that are high 89.06% of the time. With 16 bits of resolution, that percentage ideally corresponds to the code 58368. A differential input of -250 mV (-50 mV for the AMC1306x05) produces a stream of ones and zeros that are high 10.94% of the time and ideally results in code 7168 with 16-bit resolution. These input voltages are also the specified linear ranges of the different AMC1306 versions with performance as specified in this document. If the input voltage value exceeds these ranges, the output of the modulator shows nonlinear behavior when the quantization noise increases. The output of the MMC1306x05) or with a stream of only zeros with an input greater than or equal to -320 mV (-64 mV for the AMC1306x05). In this case, however, the AMC1306 generates a single 1 (if the input is at negative full-scale) or 0 every 128 clock cycles to indicate proper device function (see the *Fail-Safe Output* section for more details). The input voltage versus the output modulator signal is shown in Figure 51.



Figure 51. Analog Input versus the AMC1306 Modulator Output

The density of ones in the output bitstream for any input voltage value (with the exception of a full-scale input signal, as described in the *Output Behavior in Case of a Full-Scale Input* section) can be calculated using Equation 1:

$$\frac{V_{IN} + V_{Clipping}}{2 \times V_{Clipping}}$$
(1)

The AMC1306 system clock is provided externally at the CLKIN pin. For more details, see the *Switching Characteristics* table and the *Manchester Coding Feature* section.

#### 8.3.5 Manchester Coding Feature

The AMC1306Ex offers the IEEE 802.3-compliant Manchester coding feature that generates at least one transition per bit to support clock signal recovery from the bitstream. A Manchester coded bitstream is free of dc components. The Manchester coding combines the clock and data information using exclusive or (XOR) logical operation and results in a bitstream as shown in Figure 52. The duty cycle of the Manchester encoded bitstream depends on the duty cycle of the input clock CLKIN.







### 8.4 Device Functional Modes

### 8.4.1 Fail-Safe Output

In the case of a missing high-side supply voltage AVDD, the output of a  $\Delta\Sigma$  modulator is not defined and can cause a system malfunction. In systems with high safety requirements, this behavior is not acceptable. Therefore, the AMC1306 implements a fail-safe output function that ensures that the output DOUT of the device offers a steady-state bitstream of logic 0's in case of a missing AVDD, as shown in Figure 53.

Additionally, if the common-mode voltage of the input reaches or exceeds the specified common-mode overvoltage detection level  $V_{CMov}$  as defined in the *Electrical Characteristics* table, the AMC1306 offers a steady-state bitstream of logic 1's at the output DOUT, as also shown in Figure 53.



Figure 53. Fail-Safe Output of the AMC1306

### 8.4.2 Output Behavior in Case of a Full-Scale Input

If a full-scale input signal is applied to the AMC1306 (that is,  $V_{IN} \ge V_{Clipping}$ ), the device generates a single one or zero every 128 bits at DOUT, depending on the actual polarity of the signal being sensed, as shown in Figure 54. In this way, differentiating between a missing AVDD and a full-scale input signal is possible on the system level.



Figure 54. Overrange Output of the AMC1306

## 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

### 9.1.1 Digital Filter Usage

The modulator generates a bitstream that is processed by a digital filter to obtain a digital word similar to a conversion result of a conventional analog-to-digital converter (ADC). A very simple filter, built with minimal effort and hardware, is a sinc<sup>3</sup>-type filter, as shown in Equation 2:

$$H(z) = \left(\frac{1 - z^{-OSR}}{1 - z^{-1}}\right)^3$$

This filter provides the best output performance at the lowest hardware size (count of digital gates) for a secondorder modulator. All the characterization in this document is also done with a sinc<sup>3</sup> filter with an oversampling ratio (OSR) of 256 and an output word width of 16 bits.

The effective number of bits (ENOB) is often used to compare the performance of ADCs and  $\Delta\Sigma$  modulators. Figure 55 shows the ENOB of the AMC1306 with different oversampling ratios. In this document, this number is calculated from the SNR by using Equation 3:

$$SINAD = 1.76 \text{ dB} + 6.05 \text{ dB} \times ENOB$$



An example code for implementing a sinc<sup>3</sup> filter in an FPGA is discussed in the *Combining the ADS1202 with an FPGA Digital Filter for Current Measurement in Motor Control Applications* application note, available for download at www.ti.com.



(3)

(2)



### 9.2 Typical Applications

### 9.2.1 Frequency Inverter Application

Isolated  $\Delta\Sigma$  modulators are being widely used in frequency inverter designs because of their high ac and dc performance. Frequency inverters are critical parts of industrial motor drives, photovoltaic inverters (string and central inverters), uninterruptible power supplies (UPS), electrical and hybrid electrical vehicles, and other industrial applications.

Figure 56 shows a simplified schematics of the AMC1306Mx in a typical frequency inverter application as used in industrial motor drives with shunt resistors (R<sub>SHUNT</sub>) used for current sensing. Depending on the system design, either all three or only two motor phase currents are sensed.

The Manchester coded bitstream output of the AMC1306Ex minimizes the wiring efforts of the connection between the power board and the control board; see Figure 57. This bitstream output also allows the clock to be generated locally on the power board without the having to adjust the propagation delay time of each DOUT connection to fulfill the setup and hold time requirements of the microcontroller.

In both examples, an additional fourth AMC1306 is used to support isolated voltage sensing of the dc link. This high voltage is reduced using a high-impedance resistive divider and is sensed by the device across a smaller resistor. The value of this resistor can degrade the performance of the measurement, as described in the *Isolated Voltage Sensing* section.



Figure 56. The AMC1306Mx in a Frequency Inverter Application



### **Typical Applications (continued)**



Figure 57. The AMC1306Ex in a Frequency Inverter Application

### 9.2.1.1 Design Requirements

Table 1 lists the parameters for the typical application in the *Frequency Inverter Application* section.

### **Table 1. Design Requirements**

| PARAMETER                                           | VALUE             |
|-----------------------------------------------------|-------------------|
| High-side supply voltage                            | 3.3 V or 5 V      |
| Low-side supply voltage                             | 3.3 V or 5 V      |
| Voltage drop across the shunt for a linear response | ±250 mV (maximum) |



#### 9.2.1.2 Detailed Design Procedure

The high-side power supply (AVDD) for the AMC1306 device is derived from the power supply of the upper gate driver. Further details are provided in the *Power Supply Recommendations* section.

The floating ground reference (AGND) is derived from one of the ends of the shunt resistor that is connected to the negative input of the AMC1306 (AINN). If a four-pin shunt is used, the inputs of the device are connected to the inner leads and AGND is connected to one of the outer shunt leads.

Use Ohm's Law to calculate the voltage drop across the shunt resistor ( $V_{SHUNT}$ ) for the desired measured current:  $V_{SHUNT} = I \times R_{SHUNT}$ .

Consider the following two restrictions to choose the proper value of the shunt resistor R<sub>SHUNT</sub>:

- The voltage drop caused by the nominal current range must not exceed the recommended differential input voltage range: V<sub>SHUNT</sub> ≤ ±250 mV
- The voltage drop caused by the maximum allowed overcurrent must not exceed the input voltage that causes a clipping output: |V<sub>SHUNT</sub>| ≤ |V<sub>Clipping</sub>|

The typically recommended RC filter in front of a  $\Delta\Sigma$  modulator to improve signal-to-noise performance of the signal path is not required for the AMC1306. By design, the input bandwidth of the analog front-end of the device is limited as specified in the *Electrical Characteristics* table.

For modulator output bitstream filtering, a device from TI's TMS320F2807x family of low-cost microcontrollers (MCUs) or TMS320F2837x family of dual-core MCUs is recommended. These families support up to eight channels of dedicated hardwired filter structures that significantly simplify system level design by offering two filtering paths per channel: one providing high accuracy results for the control loop and one fast response path for overcurrent detection.

#### 9.2.1.3 Application Curve

In motor control applications, a very fast response time for overcurrent detection is required. The time for fully settling the filter in case of a step-signal at the input of the modulator depends on the filter order; that is, a sinc<sup>3</sup> filter requires three data updates for full settling (with  $f_{DATA} = f_{CLK} / OSR$ ). Therefore, for overcurrent protection, filter types other than sinc<sup>3</sup> can be a better choice; an alternative is the sinc<sup>2</sup> filter. Figure 58 compares the settling times of different filter orders.

The delay time of the sinc filter with a continuous signal is half of the settling time.



Figure 58. Measured Effective Number of Bits versus Settling Time



### 9.2.2 Isolated Voltage Sensing

The AMC1306 is optimized for usage in current-sensing applications using low-impedance shunts. However, the device can also be used in isolated voltage-sensing applications if the affect of the (usually higher) impedance of the resistor used in this case is considered.



Figure 59. Using the AMC1306 for Isolated Voltage Sensing

### 9.2.2.1 Design Requirements

Figure 59 shows a simplified circuit typically used in high-voltage-sensing applications. The high impedance resistors (R1 and R2) are used as voltage dividers and dominate the current value definition. The resistance of the sensing resistor R3 is chosen to meet the input voltage range of the AMC1306. This resistor and the differential input impedance of the device (the AMC1306x25 is 22 k $\Omega$ , the AMC1306x05 is 4.9 k $\Omega$ ) also create a voltage divider that results in an additional gain error. With the assumption of R1, R2, and R<sub>IN</sub> having a considerably higher value than R3, the resulting total gain error can be estimated using Equation 4, with E<sub>G</sub> being the gain error of the AMC1306.

$$\mathsf{E}_{\mathsf{Gtot}} \left| = \left| \mathsf{E}_{\mathsf{G}} \right| + \frac{\mathsf{R3}}{\mathsf{R}_{\mathsf{IN}}}$$
<sup>(4)</sup>

This gain error can be easily minimized during the initial system-level gain calibration procedure.

#### 9.2.2.2 Detailed Design Procedure

As indicated in Figure 59, the output of the integrated differential amplifier is internally biased to a common-mode voltage of 1.9 V. This voltage results in a bias current  $I_{IB}$  through the resistive network R4 and R5 (or R4' and R5') used for setting the gain of the amplifier. The value range of this current is specified in the *Electrical Characteristics* table. This bias current generates additional offset error that depends on the value of the resistor R3. The initial system offset calibration does not minimize this effect because the value of the bias current depends on the actual common-mode amplitude of the input signal (as illustrated in Figure 60). Therefore, in systems with high accuracy requirements, a series resistor R3 (that is, R3' = R3 in Figure 59) to eliminate the effect of the bias current.



This additional series resistor (R3') influences the gain error of the circuit. The effect can be calculated using Equation 5 with R5 = R5' = 50 k $\Omega$  and R4 = R4' = 2.5 k $\Omega$  (for the AMC1306x05) or 12.5 k $\Omega$  (for the AMC1306x25).

$$E_{G}(\%) = \left(1 - \frac{R4}{R4' + R3'}\right) \times 100\%$$

(5)

#### 9.2.2.3 Application Curve

Figure 60 shows the dependency of the input bias current on the common-mode voltage at the input of the AMC1306.



Figure 60. Input Bias Current vs Common-Mode Input Voltage

### 9.2.3 Do's and Don'ts

Do not leave the inputs of the AMC1306 unconnected (floating) when the device is powered up. If both modulator inputs are left floating, the input bias current drives these inputs to the output common-mode of the analog frontend of approximately 2 V. If that voltage is above the specified input common-mode range, the front gain diminishes and the modulator outputs a bitstream resembling a zero input differential voltage.

### **10** Power Supply Recommendations

In a typical frequency-inverter application, the high-side power supply (AVDD) for the device is directly derived from the floating power supply of the upper gate driver. For lowest system-level cost, a Zener diode can be used to limit the voltage to 5 V or 3.3 V ( $\pm$ 10%). Alternatively a low-cost low-drop regulator (LDO), for example the LM317-N, can be used to adjust the supply voltage level and minimize noise on the power-supply node. A low-ESR decoupling capacitor of 0.1  $\mu$ F is recommended for filtering this power-supply path. Place this capacitor (C2 in Figure 61) as close as possible to the AVDD pin of the AMC1306 for best performance. If better filtering is required, an additional 10- $\mu$ F capacitor can be used.

The floating ground reference (AGND) is derived from the end of the shunt resistor that is connected to the negative input (AINN) of the device. If a four-pin shunt is used, the device inputs are connected to the inner leads and AGND is connected to one of the outer leads of the shunt.

For decoupling of the digital power supply on the controller side, a 0.1- $\mu$ F capacitor is recommended to be placed as close to the DVDD pin of the AMC1306 as possible, followed by an additional capacitor in the range of 1  $\mu$ F to 10  $\mu$ F.



Figure 61. Decoupling the AMC1306



### 11 Layout

### 11.1 Layout Guidelines

A layout recommendation showing the critical placement of the decoupling capacitors (as close as possible to the AMC1306) and placement of the other components required by the device is shown in Figure 62. For best performance, place the shunt resistor close to the VINP and VINN inputs of the AMC1306 and keep the layout of both connections symmetrical.

### 11.2 Layout Example



### Figure 62. Recommended Layout of the AMC1306x

### 12 器件和文档支持

12.1 器件支持

12.1.1 器件命名规则

### 12.1.1.1 隔离相关术语

请参阅《隔离相关术语》

### 12.2 文档支持

### 12.2.1 相关文档

请参阅如下相关文档:

- 《适用于二阶 Δ-Σ 调制器的 AMC1210 四路数字滤波器》
- 《MSP430F677x 多相位仪表计量 SoC》
- 《TMS320F2807x Piccolo™ 微控制器》
- 《TMS320F2837xD 双核 Delfino™ 微控制器》
- 《ISO72x 数字隔离器磁场抗扰度》
- 《将 ADS1202 与 FPGA 数字滤波器结合,以便在电机控制应用中进行 电流测量》
- 《CDCLVC11xx 3.3V 和 2.5V LVCMOS 高性能时钟缓冲器系列》

### 12.3 相关链接

下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件,以及立即订购快速访问。

| 器件         | 产品文件夹 | 立即订购  | 技术文档  | 工具和软件 | 支持和社区 |  |  |  |  |  |  |
|------------|-------|-------|-------|-------|-------|--|--|--|--|--|--|
| AMC1306E05 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |  |
| AMC1306E25 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |  |
| AMC1306M05 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |  |
| AMC1306M25 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |  |

#### 表 2. 相关链接

### 12.4 接收文档更新通知

要接收文档更新通知,请导航至 TI.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.5 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 12.6 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.7 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。



AMC1306E05, AMC1306E25, AMC1306M05, AMC1306M25 ZHCSG26B – MARCH 2017 – REVISED JUNE 2018

#### www.ti.com.cn

### 12.8 术语表

SLYZ022 — 71 术语表。 这份术语表列出并解释术语、缩写和定义。

### 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。



15-Jun-2018

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| AMC1306E05DWV    | ACTIVE | SOIC         | DWV                | 8    | 64             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306E05        | Samples |
| AMC1306E05DWVR   | ACTIVE | SOIC         | DWV                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306E05        | Samples |
| AMC1306E25DWV    | ACTIVE | SOIC         | DWV                | 8    | 64             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306E25        | Samples |
| AMC1306E25DWVR   | ACTIVE | SOIC         | DWV                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306E25        | Samples |
| AMC1306M05DWV    | ACTIVE | SOIC         | DWV                | 8    | 64             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306M05        | Samples |
| AMC1306M05DWVR   | ACTIVE | SOIC         | DWV                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306M05        | Samples |
| AMC1306M25DWV    | ACTIVE | SOIC         | DWV                | 8    | 64             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306M25        | Samples |
| AMC1306M25DWVR   | ACTIVE | SOIC         | DWV                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 1306M25        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

## PACKAGE OPTION ADDENDUM

15-Jun-2018

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

### **TAPE AND REEL INFORMATION**





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| AMC1306E05DWVR              | SOIC            | DWV                | 8    | 1000 | 330.0                    | 16.4                     | 12.05      | 6.15       | 3.3        | 16.0       | 16.0      | Q1               |
| AMC1306E25DWVR              | SOIC            | DWV                | 8    | 1000 | 330.0                    | 16.4                     | 12.05      | 6.15       | 3.3        | 16.0       | 16.0      | Q1               |
| AMC1306M05DWVR              | SOIC            | DWV                | 8    | 1000 | 330.0                    | 16.4                     | 12.05      | 6.15       | 3.3        | 16.0       | 16.0      | Q1               |
| AMC1306M25DWVR              | SOIC            | DWV                | 8    | 1000 | 330.0                    | 16.4                     | 12.05      | 6.15       | 3.3        | 16.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Feb-2019



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AMC1306E05DWVR | SOIC         | DWV             | 8    | 1000 | 350.0       | 350.0      | 43.0        |
| AMC1306E25DWVR | SOIC         | DWV             | 8    | 1000 | 350.0       | 350.0      | 43.0        |
| AMC1306M05DWVR | SOIC         | DWV             | 8    | 1000 | 350.0       | 350.0      | 43.0        |
| AMC1306M25DWVR | SOIC         | DWV             | 8    | 1000 | 350.0       | 350.0      | 43.0        |

# DWV0008A



### SOIC - 2.8 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



# DWV0008A

# EXAMPLE BOARD LAYOUT

## SOIC - 2.8 mm max height

SOIC



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# EXAMPLE STENCIL DESIGN

# DWV0008A

## SOIC - 2.8 mm max height

SOIC



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司