OPA354, OPA2354, OPA4354 ZHCSI30G -MARCH 2002-REVISED APRIL 2018 ## OPAx354 250MHz、轨至轨 I/O CMOS 运算放大器 ### 1 特性 - 单位增益带宽: 250MHz - 高带宽: 100MHz GBW - 高压摆率: 150V/µs - 低噪声: 6.5nV√Hz - 轨至轨 I/O - 高输出电流: > 100mA - 出色的视频性能: - 差分增益: 0.02%, 差分相位: 0.09° - 0.1dB 增益平坦度: 40MHz - 低输入偏置电流: 3pA - 静态电流: 4.9mA - 热关断 - 电源范围: 2.5V 至 5.5V - MicroSIZE 和 PowerPAD™封装 #### 2 应用 - 视频处理 - 超声波 - 光网络、可调激光器 - 光电二极管跨阻放大器 - 有源滤波器 - 高速积分器 - 模数 (A/D) 转换器输入缓冲器 - 数模 (D/A) 转换器输出放大器 - 条形码扫描器 - 通信 #### 3 说明 OPAx354 系列高速电压反馈 CMOS 运算放大器专为视频应用和其他需要宽带宽的 应用 而设计。这些器件单位增益稳定,可以输出大电流。差分增益为0.02%,而差分相位为0.09°。静态电流仅为每通道4.9mA。 OPAx354 系列运算放大器针对低至 2.5V (±1.25V) 和高达 5.5V (±2.75V) 的单电源或双电源供电运行进行了优化。共模输入范围超出电源供电范围。电源轨的输出摆幅在 100mV 以内,从而支持宽动态范围。 对于需要 100mA 完全连续输出电流的 应用, 可使用 单通道和双通道 8 引脚 HSOP PowerPAD 版本。 单通道版本 (OPA354) 采用微型 5 引脚 SOT-23 和 8 引脚 HSOP PowerPAD 封装。双通道版本 (OPA2354) 采用微型 8 引脚 VSSOP 和 8 引脚 HSOP PowerPAD 封装。四通道版本 (OPA4354) 采用 14 引脚 TSSOP 和 14 引脚 SOIC 封装。 多通道版本 采用 完全独立的电路,可将串扰降到最低并彻底消除相互干扰。全部 功能 的额定扩展工作温度范围为 -40°C 至 +125°C。 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|------------|-----------------| | OPA354 | HSOP (8) | 4.89mm × 3.90mm | | UPA354 | SOT-23 (5) | 2.90mm × 1.60mm | | OPA2354 | VSSOP (8) | 3.00mm × 3.00mm | | UPA2354 | HSOP (8) | 4.89mm × 3.90mm | | OPA4354 | SOIC (14) | 8.65mm × 3.91mm | | UPA4354 | TSSOP (14) | 5.00mm × 4.40mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 ## 简化原理图 | | 目录 | | | | |---|--------------------------------------|----|------------------------------------------|-----------------| | | 特性1 | | 8.4 Device Functional Modes | 21 | | 2 | 应用 1 | 9 | Application and Implementation | <mark>22</mark> | | 3 | 说明 1 | | 9.1 Application Information | 22 | | Ļ | 修订历史记录 2 | | 9.2 Typical Application | <mark>22</mark> | | 5 | Device Comparison Table3 | 10 | Power Supply Recommendations | 24 | | ; | Pin Configuration and Functions | 11 | Layout | | | , | Specifications6 | | 11.1 Layout Guidelines | 24 | | | 7.1 Absolute Maximum Ratings 6 | | 11.2 Layout Example | 24 | | | 7.2 ESD Ratings | | 11.3 Power Dissipation | 24 | | | 7.3 Recommended Operating Conditions | | 11.4 PowerPAD Thermally-Enhanced Package | 25 | | | 7.4 Thermal Information: OPA354 | | 11.5 PowerPAD Assembly Process | 25 | | | 7.5 Thermal Information: OPA2354 | 12 | 器件和文档支持 | <mark>27</mark> | ### | | 11.1 | Layout Guidelines | 24 | |----|------|-------------------------------------|----| | | 11.2 | Layout Example | 24 | | | 11.3 | Power Dissipation | 24 | | | 11.4 | PowerPAD Thermally-Enhanced Package | 25 | | | 11.5 | PowerPAD Assembly Process | 25 | | 12 | 器件 | 和文档支持 | 27 | | | 12.1 | 文档支持 | 27 | | | | 相关链接 | | | | 12.3 | 接收文档更新通知 | 27 | | | 12.4 | 社区资源 | 27 | | | 12.5 | 商标 | 27 | | | 12.6 | 静电放电警告 | 27 | | | 12.7 | 术语表 | 27 | | 13 | 扣械 | 封装和可订购信息 | 28 | ## 4 修订历史记录 | Cł | nanges from Revision F (June 2016) to Revision G | Page | | | | |----|--------------------------------------------------------------------------------------------|------|--|--|--| | • | Deleted table note about input pins and input signals from Absolute Maximum Ratings table | | | | | | Cł | nanges from Revision E (March 2002) to Revision F | Page | | | | | • | 已添加 <i>ESD</i> 额定值 表、特性 说明 部分、器件功能模式、应用和实施 部分、电源建议 部分、布局 部分、器件和文档<br>支持 部分以及机械、封装和可订购信息 部分 | | | | | | • | 己删除 封装/订购信息 表;请参阅数据表末尾的 POA | 1 | | | | | • | Renamed OPAx354 Related Products table to Device Comparison Table | 3 | | | | ## 5 Device Comparison Table | FEATURES | PRODUCT | | |-----------------------------------------------------|-----------------|--| | Shutdown Version of OPAx354 Family | OPAx357 | | | 200-MHz GBW, Rail-to-Rail Output, CMOS, Shutdown | OPAx355 | | | 200-MHz GBW, Rail-to-Rail Output, CMOS | OPAx356 | | | 38-MHz GBW, Rail-to-Rail Input/Output, CMOS | OPAx350/OPAx353 | | | 75-MHz BW G = 2, Rail-to-Rail Output | OPA2631 | | | 150-MHz BW G = 2, Rail-to-Rail Output | OPA2634 | | | 100-MHz BW, Differential Input/Output, 3.3-V Supply | THS412x | | ## 6 Pin Configuration and Functions #### OPA354 DDA Package 8-Pin HSOP Top View NC – no internal connection PowerPAD must be connected to V– or left floating. #### Pin Functions: OPA354 | | PIN | | 1/0 | DESCRIPTION | | |------|--------|---------|-----|-----------------------------------------------|--| | NAME | SOT-23 | HSOP | I/O | DESCRIPTION | | | -IN | 4 | 2 | I | Inverting input | | | +IN | 3 | 3 | I | Noninverting input | | | NC | _ | 1, 5, 8 | _ | No internal connection (can be left floating) | | | OUT | 1 | 6 | 0 | Output | | | V- | 2 | 4 | _ | Negative (lowest) supply | | | V+ | 5 | 7 | _ | Positive (highest) supply | | ### OPA2354 DGK and DDA Packages 8-Pin VSSOP, HSOP Top View (1) PowerPAD must be connected to V- or left floating. ### Pin Functions: OPA2354 | PIN | | 1/0 | DECODIDETION | | |-------|-----|-----|-------------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | −IN A | 2 | I | Inverting input, channel A | | | +IN A | 3 | I | Noninverting input, channel A | | | –IN B | 6 | I | Inverting input, channel B | | | +IN B | 5 | I | Noninverting input, channel B | | | OUT A | 1 | 0 | Output, channel A | | | OUT B | 7 | 0 | Output, channel B | | | V- | 4 | _ | Negative (lowest) supply | | | V+ | 8 | _ | Positive (highest) supply | | #### OPA4354 D and PW Packages 14-Pin SOIC, TSSOP Top View #### Pin Functions: OPA4354 | PIN | | 1/0 | DECORIDATION | | |-------|-----|-----|-------------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | -IN A | 2 | I | Inverting input, channel A | | | +IN A | 3 | I | Noninverting input, channel A | | | –IN B | 6 | I | Inverting input, channel B | | | +IN B | 5 | I | Noninverting input, channel B | | | -IN C | 9 | I | Inverting input, channel C | | | +IN C | 10 | I | Noninverting input, channel C | | | –IN D | 13 | I | Inverting input, channel D | | | +IN D | 12 | I | Noninverting input, channel D | | | OUT A | 1 | 0 | Output, channel A | | | OUT B | 7 | 0 | Output, channel B | | | OUT C | 8 | 0 | Output, channel C | | | OUT D | 14 | 0 | Output, channel D | | | V- | 11 | _ | Negative (lowest) supply | | | V+ | 4 | _ | Positive (highest) supply | | ## 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |-------------|---------------------------|--------------|------------|------| | Voltage | Supply voltage, V+ to V- | | 7.5 | V | | | Signal input terminals | (V-) - (0.5) | (V+) + 0.5 | V | | Current | Signal input terminals | -10 | 10 | mA | | | Output short circuit (2) | | Continuous | | | Temperature | Operating, T <sub>A</sub> | -55 | 150 | | | | Junction, T <sub>J</sub> | | 150 | °C | | | Storage, T <sub>stg</sub> | <b>–65</b> | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |-------------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------| | V Flooting to the short | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----|--------------------------|-----|-----|------| | Vs | Supply voltage, V- to V+ | 2.5 | 5.5 | V | | | Specified temperature | -40 | 125 | °C | <sup>(2)</sup> Short-circuit to ground, one amplifier per package. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.4 Thermal Information: OPA354 | | | OPA | OPA354 | | |------------------------|----------------------------------------------|--------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | DDA (HSOP) | UNIT | | | | 5 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 216.3 | 42.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 84.3 | 54 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 43.1 | 26.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.8 | 8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 42.3 | 26.4 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _ | 3.6 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.5 Thermal Information: OPA2354 | | | OPA | | | |----------------------|----------------------------------------------|------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDA (HSOP) | DGK (VSSOP) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 40.6 | 175.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 46 | 67.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 20.7 | 97.1 | °C/W | | ΨJΤ | Junction-to-top characterization parameter | 5.6 | 9.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 20.6 | 95.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.5 | _ | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.6 Thermal Information: OPA4354 | | | OP | | | | |----------------------|----------------------------------------------|----------|------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | PW (TSSOP) | UNIT | | | | | 14 PINS | 14 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 83.8 | 92.6 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 70.7 | 27.5 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 59.5 | 33.6 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 11.6 | 1.9 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 37.7 | 33.1 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.7 Electrical Characteristics: $V_S = 2.7 \text{ V}$ to 5.5 V (Single-Supply) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|------------|-----------------------|--| | OFFSET V | /OLTAGE | , | 1 | | | | | | V <sub>OS</sub> | Input offset voltage | $V_S = 5 V$ $T_A = 25^{\circ}C$ $V_S = 5 V$ , $T_A = -40^{\circ}C$ to +125°C | | ±2 | ±8<br>±10 | mV | | | dV <sub>OS</sub> /dT | Input offset voltage vs temperature | $V_S = 5 V$<br>$T_A = -40$ °C to +125°C | | ±4 | | μV/°C | | | | | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$<br>$V_{CM} = (V_S / 2) - 0.55 \text{ V}$ | | ±200 | ±800 | | | | PSRR | Input offset voltage vs power supply | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$<br>$V_{CM} = (V_S / 2) - 0.55 \text{ V}$<br>at $T_A = -40^{\circ}\text{C}$ to +125°C | | | ±900 | μV/V | | | INPUT BIA | AS CURRENT | | , | | · | | | | $I_{B}$ | Input bias current | | | 3 | ±50 | pА | | | I <sub>OS</sub> | Input offset current | | | ±1 | ±50 | pA | | | NOISE | | | | | | | | | e <sub>n</sub> | Input voltage noise density | f = 1 MHz | | 6.5 | | nV/√Hz | | | i <sub>n</sub> | Current noise density | f = 1 MHz | | 50 | | fA/√Hz | | | INPUT VO | LTAGE RANGE | | | | | | | | $V_{CM}$ | Common-mode voltage | | (V-) - 0.1 | | (V+) + 0.1 | V | | | | Common-mode rejection ratio | $V_S = 5.5 \text{ V}$<br>-0.1 V < $V_{CM} < 3.5 \text{ V}$<br>$T_A = 25^{\circ}\text{C}$ | 66 | 80 | | | | | 0.455 | | $V_S = 5.5 \text{ V}$<br>-0.1 V < $V_{CM} < 3.5 \text{ V}$<br>$T_A = -40^{\circ}\text{C}$ to +125°C | 64 | | | JD. | | | CMRR | | $V_S = 5.5 \text{ V}$<br>-0.1 V < V <sub>CM</sub> < 5.6 V<br>$T_A = 25^{\circ}\text{C}$ | 56 | 68 | | dB | | | | | $V_S = 5.5 \text{ V}$<br>-0.1 V < $V_{CM}$ < 5.6 V<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 55 | | | | | | INPUT IMI | PEDANCE | | 1 | | | | | | | Differential | | 1 | 0 <sup>13</sup> 2 | | $\Omega \parallel pF$ | | | | Common-mode | | 1 | 0 <sup>13</sup> 2 | | $\Omega \parallel pF$ | | | OPEN-LO | OP GAIN | • | • | | • | | | | ۸ | Open leen gein | V <sub>S</sub> = 5.5 V<br>0.3 V < V <sub>O</sub> < 4.7 V<br>T <sub>A</sub> = 25°C | 94 | 110 | | ٦D | | | A <sub>OL</sub> | Open-loop gain | $V_S = 5 V$<br>$0.4 V < V_O < 4.6 V$<br>$T_A = -40$ °C to +125°C | 90 | | dB | | | | FREQUEN | ICY RESPONSE | | | | | | | | f <sub>-3dB</sub> | Small-signal bandwidth | At G = +1<br>$V_O$ = 100 m $V_{PP}$<br>$R_F$ = 25 $\Omega$ | | 250 | | MHz | | | | - | At G = +2<br>$V_O = 100 \text{ mV}_{PP}$ | | 90 | | | | | GBW | Gain-bandwidth product | G = +10 | | 100 | | MHz | | | f <sub>0.1dB</sub> | Bandwidth for 0.1-dB gain flatness | At G = +2<br>$V_O = 100 \text{ mV}_{PP}$ | | 40 | | MHz | | ## Electrical Characteristics: $V_S = 2.7 \text{ V}$ to 5.5 V (Single-Supply) (continued) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | | | |----|------------------------|----------------------------------------------------------|--------------------------------------------------|-----|------|--|--|--|--| | | | $V_S = 5 \text{ V}, G = +1, 4-V \text{ step}$ | 150 | | | | | | | | SR | Slew rate | $V_S = 5 \text{ V}, G = +1, 2-\text{V step}$ | 130 | | V/µs | | | | | | | | $V_S = 3 \text{ V}, G = +1, 2-\text{V step}$ | $V_S = 3 \text{ V}, G = +1, 2-\text{V step}$ 110 | | | | | | | | | Rise-and-fall time | At G = +1<br>$V_O = 200 \text{ mV}_{PP}$<br>10% to 90% | 2 | | ns | | | | | | | | At G = +1, $V_O = 2 V_{PP}$ , 10% to 90% | 11 | | | | | | | | | Cattling time | 0.1%, $V_S = 5 \text{ V}$ , $G = +1$<br>2-V output step | 30 | | no | | | | | | | Settling time | 0.01%, $V_S = 5 \text{ V}$ , $G = +1$<br>2-V output step | 60 | | ns | | | | | | | Overload recovery time | $V_{IN} \times Gain = V_{S}$ | 5 | | ns | | | | | ## Electrical Characteristics: $V_S = 2.7 \text{ V}$ to 5.5 V (Single-Supply) (continued) | | PARAMETER | | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------|-----------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|------| | FREQU | JENCY RESPONSE (CON | TINUED) | | | | | | | Harmonic distortion | Second<br>harmonic | At G = +1, f = 1 MHz,<br>$V_O = 2 V_{PP}$<br>$R_L = 200 \Omega$ , $V_{CM} = 1.5 V$ | -75 | | dBc | | | narmonic distortion | Third harmonic | At G = +1, f = 1 MHz<br>$V_O = 2 V_{PP}$<br>$R_L = 200 \Omega$ , $V_{CM} = 1.5 V$ | -83 | | авс | | | Differential gain error | • | NTSC, $R_L = 150 \Omega$ | 0.02% | | | | | Differential phase err | or | NTSC, $R_L = 150 \Omega$ | 0.09 | | 0 | | | Channel-to-channel | OPA2354 | f = 5 MHz | -100 | | ٩D | | | crosstalk | OPA4354 | | -84 | | dB | | OUTPU | JT | | | | · | | | | Voltage output outing | from roil | $V_S = 5 \text{ V}, R_L = 1 \text{ k}\Omega, A_{OL} > 94 \text{ dB}$<br>$T_A = 25^{\circ}\text{C}$ | 0.1 | 0.3 | V | | | Voltage output swing | nom raii | $V_S = 5 \text{ V}, R_L = 1 \text{ k}\Omega, A_{OL} > 90 \text{ dB}$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | | 0.4 | V | | Io | Output current, single | e, dual, quad <sup>(1)(2)</sup> | V <sub>S</sub> = 5 V | 100 | | mA | | | | | V <sub>S</sub> = 3 V | 50 | | mA | | | Closed-loop output in | tput impedance f < 100 kHz | | 0.05 | | Ω | | $R_{O}$ | Open-loop output res | sistance | | 35 | | Ω | | POWE | R SUPPLY | | | | | | | V | Specified voltage | | | 2.7 | 5 | V | | $V_S$ | Operating voltage | | | 2.5 | 5.5 | V | | I <sub>O</sub> | Quiescent current (pe | er amplifier) | $T_A = 25$ °C, $V_S = 5$ V (enabled)<br>$I_O = 0$ | 4.9 | 6 | mA | | • | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | , , | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | 7.5 | | | THERM | MAL SHUTDOWN: JUNCT | ION TEMPERATU | RE | | · | | | | Shutdown | | | 160 | | °C | | | Reset from shutdowr | 1 | | 140 | | °C | | THERM | MAL RANGE | | | | * | | | | Specified | | | -40 | 125 | °C | | | Operating | | | <b>-</b> 55 | 150 | °C | | | Storage | | | -65 | 150 | °C | <sup>(1)</sup> See typical characteristic curves, Output Voltage Swing vs Output Current (图 20 and 图 22). (2) Specified by design. ## 7.8 Typical Characteristics # TEXAS INSTRUMENTS ## Typical Characteristics (接下页) ## Typical Characteristics (接下页) 图 13. Frequency Response for Various C<sub>L</sub> Values 图 14. Recommended R<sub>S</sub> vs Capacitive Load 图 15. Frequency Response vs Capacitive Load 图 16. Common-Mode Rejection Ratio and Power-Supply Rejection Ratio vs Frequency 图 18. Composite Video Differential Gain and Phase # **ISTRUMENTS** ## Typical Characteristics (接下页) 图 19. Input Bias Current vs Temperature 图 20. Output Voltage Swing vs Output Current 图 22. Output Voltage Swing vs Output Current 图 23. Closed-Loop Output Impedance vs Frequency ## Typical Characteristics (接下页) 图 25. Output Settling Time to 0.1% 图 27. Offset Voltage Production Distribution 图 28. Common-Mode Rejection Ratio and Power-Supply Rejection Ratio vs Temperature 图 29. Channel-to-Channel Crosstalk ## 8 Detailed Description #### 8.1 Overview The OPAx354 is a CMOS, rail-to-rail I/O, high-speed, voltage-feedback operational amplifier designed for video, high-speed, and other applications. It is available as a single, dual, or quad op amp. The amplifier features a 100-MHz gain bandwidth, and 150-V/ $\mu$ s slew rate, but the amplifier is unity-gain stable and can operate as a 1-V/V voltage follower. ### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Operating Voltage The OPAx354 is specified over a power-supply range of 2.7 V to 5.5 V ( $\pm 1.35$ V to $\pm 2.75$ V). However, the supply voltage may range from 2.5 V to 5.5 V ( $\pm 1.25$ V to $\pm 2.75$ V). Supply voltages higher than 7.5 V (absolute maximum) can permanently damage the amplifier. Parameters that vary over supply voltage or temperature are shown in the *Typical Characteristics section of this data sheet.* #### 8.3.2 Rail-to-Rail Input The specified input common-mode voltage range of the OPAx354 extends 100 mV beyond the supply rails. This extended range is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the *Functional Block Diagram*. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.2 V to 100 mV above the positive supply, while the P-channel pair is on for inputs from 100 mV below the negative supply to approximately (V+) - 1.2 V. There is a small transition region, typically (V+) - 1.5 V to (V+) - 0.9 V, in which both pairs are on. This 600-mV transition region vary $\pm 500 \text{ mV}$ with process variation. Therefore, the transition region (both input stages on) range from (V+) - 2 V to (V+) - 1.5 V on the low end, up to (V+) - 0.9 V to (V+) - 0.4 V on the high end. A double-folded cascode adds the signal from the two input pairs and presents a differential signal to the class AB output stage. #### 8.3.3 Rail-to-Rail Output A class AB output stage with common-source transistors achieves rail-to-rail output. For high-impedance loads (> $200 \Omega$ ), the output voltage swing is typically 100 mV from the supply rails. With $10-\Omega$ loads, a useful output swing is achieved while maintaining high open-loop gain. See the typical characteristic curves, *Output Voltage Swing vs Output Current* ( $\mathbb{Z}$ 20 and $\mathbb{Z}$ 22). #### 8.3.4 Output Drive The OPAx354 output stage supplies a continuous output current of $\pm 100$ mA and yet provide approximately 2.7 V of output swing on a 5-V supply, as shown in $\boxtimes 30$ . For maximum reliability, TI does not recommend running a continuous DC current in excess of $\pm 100$ mA. See the typical characteristic curves, *Output Voltage Swing vs Output Current* ( $\boxtimes 20$ and $\boxtimes 22$ ). For supplying continuous output currents greater than $\pm 100$ mA, the OPAx354 may be operated in parallel, as shown in $\boxtimes 31$ . 图 30. Laser Diode Driver The OPAx354 provides peak currents up to 200 mA, which corresponds to the typical short-circuit current. Therefore, an on-chip thermal shutdown circuit is provided to protect the OPAx354 from dangerously high junction temperatures. At 160°C, the protection circuit shuts down the amplifier. Normal operation resumes when the junction temperature cools to below 140°C. 图 31. Parallel Operation #### 8.3.5 Video The OPAx354 output stage is capable of driving standard back-terminated 75- $\Omega$ video cables, as shown in $\ 32$ . By back-terminating a transmission line, the output stage does not exhibit a capacitive load to the driver. A properly back-terminated 75- $\Omega$ cable does not appear as capacitance; the cable presents a 150- $\Omega$ resistive load to the OPAx354 output. 图 32. Single-Supply Video Line Driver The OPAx354 is used as an amplifier for RGB graphic signals, which feature a voltage of zero at the video black level, by offsetting and AC-coupling the signal. See ₹ 33. (1) Source video signal offset 300 mV above ground to accommodate op amp swing-to-ground capability. 图 33. RGB Cable Driver #### 8.3.6 Driving Analog-to-Digital converters The OPAx354 series op amps offer 60 ns of settling time to 0.01%, making the series a good choice for driving high- and medium-speed sampling A/D converters and reference circuits. The OPAx354 series provide an effective means of buffering the A/D converter input capacitance and resulting charge injection while providing signal gain. For applications requiring high DC accuracy, the OPA350 series is recommended. ₹ 34 shows the OPAx354 driving an A/D converter. With the OPAx354 in an inverting configuration, a capacitor across the feedback resistor is used to filter high-frequency noise in the signal. A/D converter input = 0 V to $V_{REF}$ 图 34. The OPAx354 in Inverting Configuration Driving the ADS7816 #### 8.3.7 Capacitive Load and Stability The OPAx354 series op amps drives a wide range of capacitive loads. However, all op amps may become unstable under certain conditions. Op amp configuration, gain, and load value are just a few of the factors to consider when determining stability. An op amp in unity-gain configuration is most susceptible to the effects of capacitive loading. The capacitive load reacts with the device output resistance, along with any additional load resistance, to create a pole in the small-signal response that degrades the phase margin. See the *Frequency Response for Various C<sub>I</sub>* typical characteristic curve ( $\boxtimes$ 13) for details. The OPAx354 topology enhances its ability to drive capacitive loads. In unity gain, these op amps perform well with large capacitive loads. See the *Recommended* $R_S$ *vs Capacitive Load* ( $\boxtimes$ 14) and *Frequency Response vs Capacitive Load* ( $\boxtimes$ 15) typical characteristic curves for details. One method of improving capacitive load drive in the unity-gain configuration is to insert a $10-\Omega$ to $20-\Omega$ resistor in series with the output, as shown in 35. This configuration significantly reduces ringing with large capacitive loads; see the *Frequency Response vs Capacitive Load* typical characteristic curve (15). However, if there is a resistive load in parallel with the capacitive load, $R_S$ creates a voltage divider. This voltage division introduces a DC error at the output and slightly reduces output swing. This error may be insignificant. For instance, with $R_L = 10 \text{ k}\Omega$ and $R_S = 20 \Omega$ , there is an error of approximately 0.2% at the output. 图 35. Series Resistor in Unity-Gain Configuration Improves Capacitive Load Drive #### 8.3.8 Wideband Transimpedance Amplifier Wide bandwidth, low input bias current, low input voltage, and current noise make the OPAx354 a preferred wideband photodiode transimpedance amplifier for low-voltage single-supply applications. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequency. The key elements to a transimpedance design (as shown in $\boxtimes 36$ ) are the expected diode capacitance [including the parasitic input common-mode and differential-mode input capacitance (2 + 2) pF for the OPAx354], the desired transimpedance gain ( $R_F$ ), and the gain-bandwidth product (GBW) for the OPAx354 (100 MHz, typical). With these three variables set, the feedback capacitor value ( $C_F$ ) may be set to control the frequency response. 图 36. Transimpedance Amplifier To achieve a maximally flat, second-order, Butterworth frequency response, the feedback pole must be set as shown in 公式 1: $$\frac{1}{2\pi R_{\rm F} C_{\rm F}} = \sqrt{\frac{\rm GBP}{4\pi R_{\rm F} C_{\rm D}}} \tag{1}$$ Typical surface-mount resistors have a parasitic capacitance of approximately 0.2 pF that must be deducted from the calculated feedback capacitance value. Bandwidth is calculated by 公式 2: $$f_{-3dB} = \sqrt{\frac{GBP}{2\pi R_F C_D}} Hz$$ (2) For even higher transimpedance bandwidth, the high-speed CMOS OPA355 (200-MHz GBW) or the OPA655 (400-MHz GBW) may be used. #### 8.4 Device Functional Modes The OPAx354 family of devices is powered on when the supply is connected. The devices can operate as single-supply operational amplifiers or dual-supply amplifiers depending on the application. The devices are used with asymmetrical supplies as long as the differential voltage (V- to V+) is at least 1.8 V and no greater than 5.5 V (example: V- set to -3.5 V and V+ set to 1.5 V). ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The OPAx354 family of devices is a CMOS, rail-to-rail I/O, high-speed, voltage-feedback operational amplifier designed for video, high-speed, and other applications. The OPAx354 family of devices is available as a single, dual, or quad op amp. The amplifier features a 100-MHz gain bandwidth, and 150-V/µs slew rate, but it is unity-gain stable and operates as a 1-V/V voltage follower. ### 9.2 Typical Application Wide gain bandwidth, low input bias current, low input voltage, and current noise make the OPAx354 family of devices an ideal wideband photodiode transimpedance amplifier. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequency. The key elements to a transimpedance design, as shown in \$\mathbb{Z}\$ 37, are the expected diode capacitance, (which include the parasitic input common-mode and differential-mode input capacitance) the desired transimpedance gain, and the gain-bandwidth (GBW) for the OPAx354 family of devices (20 MHz). With these three variables set, the feedback capacitor value is set to control the frequency response. Feedback capacitance includes the stray capacitance, which is 0.2 pF for a typical surface-mount resistor. 图 37. Dual-Supply Transimpedance Amplifier #### 9.2.1 Design Requirements For this design example, use the parameters listed in 表 1 as the input parameters. 表 1. Design Parameters | PARAMETER | EXAMPLE VALUE | |-----------------------------------|---------------| | Supply voltage, V <sub>(V+)</sub> | 2.5 V | | Supply voltage, V <sub>(V-)</sub> | –2.5 V | $C_{(F)}$ is optional to prevent gain peaking. $C_{(F)}$ includes the stray capacitance of $R_{(F)}$ . ### 9.2.2 Detailed Design Procedure To achieve a maximally-flat, second-order Butterworth frequency response, set the feedback pole using 公式 3. $$\frac{1}{2 \times \pi \times R_{(F)} \times C_{(F)}} = \sqrt{\frac{GBW}{4 \times \pi \times R_{(F)} \times C_{(D)}}}$$ (3) Calculate the bandwidth using 公式 4. $$f_{(-3 \text{ dB})} = \sqrt{\frac{\text{GBW}}{2 \times \pi \times R_{(F)} \times C_{(D)}}}$$ (4) #### 9.2.2.1 Optimizing the Transimpedance Circuit To achieve the best performance, components must be selected according to the following guidelines: - 1. For lowest noise, select $R_{(F)}$ to create the total required gain. Using a lower value for $R_{(F)}$ and adding gain after the transimpedance amplifier generally produces poorer noise performance. The noise produced by $R_{(F)}$ increases with the square-root of $R_{(F)}$ , whereas the signal increases linearly. Therefore, signal-to-noise ratio improves when all the required gain is placed in the transimpedance stage. - 2. Minimize photodiode capacitance and stray capacitance at the summing junction (inverting input). This capacitance causes the voltage noise of the op amp to amplify (increasing amplification at high frequency). Using a low-noise voltage source to reverse-bias a photodiode reduce the capacitance. Smaller photodiodes have lower capacitance. Use optics to concentrate light on a small photodiode. - 3. Noise increases with increased bandwidth. Limit the circuit bandwidth to only the required bandwidth. Use a capacitor across the $R_{(F)}$ to limit bandwidth, even if a capacitor not required for stability. - 4. Circuit board leakage degrades the performance of an otherwise well-designed amplifier. Clean the circuit board carefully. A circuit board guard trace that encircles the summing junction and is driven at the same voltage helps control leakage. #### 9.2.3 Application Curve 图 38. AC Transfer Function ## 10 Power Supply Recommendations The OPAx354 family of devices is specified for operation from 2.5 V to 5.5 V (±1.25 to ±2.75 V); many specifications apply from –40°C to +125°C. Parameters that exhibit significant variance with regard to operating voltage or temperature are shown *Typical Characteristics*. Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout Guidelines* section.. ## 11 Layout ## 11.1 Layout Guidelines Good high-frequency printed-circuit board (PCB) layout techniques must be employed for the OPAx354. Generous use of ground planes, short and direct signal traces, and a suitable bypass capacitor located at the V+pin ensure clean, stable operation. Large areas of copper provides a means of dissipating heat that is generated in normal operation. TI does not recommend using sockets with any high-speed amplifier. A 10-nF ceramic bypass capacitor is the minimum recommended value; adding a 1-µF or larger tantalum capacitor in parallel is beneficial when driving a low-resistance load. Providing adequate bypass capacitance is essential to achieving low harmonic and intermodulation distortion. #### 11.2 Layout Example 图 39. Operational Amplifier Board Layout for Noninverting Configuration #### 11.3 Power Dissipation Power dissipation depends on power-supply voltage, signal and load conditions. With DC signals, power dissipation is equal to the product of output current times the voltage across the conducting output transistor, $V_S - V_O$ . Power dissipation is minimized by using the lowest possible power-supply voltage necessary to assure the required output voltage swing. For resistive loads, the maximum power dissipation occurs at a DC output voltage of one-half the power-supply voltage. Dissipation with AC signals is lower. AB-039 *Power Amplifier Stress and Power Handling Limitations* explains how to calculate or measure power dissipation with unusual signals and loads See www.ti.com for more details. ## Power Dissipation (接下页) Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature must be limited to 150°C (maximum.) To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered at 160°C. The thermal protection must trigger more than 35°C above the maximum expected ambient condition of the application. #### 11.4 PowerPAD Thermally-Enhanced Package In addition to the regular 5-pin SOT-23 and 9-pin VSSOP packages, the single and dual versions of the OPAx354 also come in an 8-pin SOIC PowerPAD package. The 98-pin SO with PowerPAD is a standard size 8-pin SOIC package where the exposed leadframe on the bottom of the package is soldered directly to the PCB to create a low thermal resistance. This direct attachment enhances the OPAx354 power dissipation capability significantly, and eliminates the use of bulky heat sinks and slugs that are traditionally used in thermal packages. This package is easily mounted using standard PCB assembly techniques. 注 Because the 8-pin HSOP PowerPAD is pin-compatible with standard 8-pin SOIC packages, the OPA354 and OPA2354 can directly replace operational amplifiers in existing sockets. Soldering the PowerPAD to the PCB is always required, even with applications that have low power dissipation. This configuration provides the necessary thermal and mechanical connection between the leadframe die pad and the PCB. 图 40. Section View of a PowerPAD Package #### 11.5 PowerPAD Assembly Process The PowerPAD must be connected to the most negative supply voltage for the device, which is ground in single-supply applications and V- in split-supply applications. Prepare the PCB with a top-side etch pattern, as shown in 8 41. The exact land design may vary based on the specific assembly process requirements. There must be etch for the leads and etch for the thermal land. Place the recommended number of plated-through holes (or thermal vias) in the area of the thermal pad. These holes must be 13 mils (.013 in) in diameter. The holes are small so that solder wicking through the holes is not a problem during reflow. TI recommends a minimum of five holes for the 8-pin HSOP PowerPAD package, as shown in § 41. ## PowerPAD Assembly Process (接下页) 图 41. 8-Pin PowerPAD PCB Etch and Via Pattern TI recommends, but does not require, placing a small number of additional holes under the package and outside the thermal pad area. These holes provide additional heat paths between the copper thermal land and the ground plane. The holes may be larger because the holes are not in the area to be soldered, so wicking is not a problem. This technique is shown in 241. Connect all holes, including those within the thermal pad area and outside the pad area, to the internal ground plane or other internal copper plane for single-supply applications, and to V- for split-supply applications. When laying out these holes, do not use the typical web or spoke via connection methodology, as shown in <a href="#">8</a>42. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This feature makes soldering the vias that have ground plane connections easier. However, in this application, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the PowerPAD package must make connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. 图 42. Via Connection The top-side solder mask must leave the pad connections and the thermal pad area exposed. The thermal pad area must leave the 13-mil holes exposed. The larger holes outside the thermal pad area may be covered with a solder mask. Apply solder paste to the exposed thermal pad area and all of the package pins. With these preparatory steps in place, the PowerPAD device is placed in position and run through the solder reflow operation as any standard surface-mount component. This preparation and processing results in a part that is properly installed. For detailed information on the PowerPAD package, including thermal modeling considerations and repair procedures, see *PowerPAD Thermally Enhanced Package* on www.ti.com. #### 12 器件和文档支持 #### 12.1 文档支持 相关文档请参见以下部分: - 德州仪器 (TI), 《ADS8326 16 位、2.7V 至 5.5V 高速微功耗采样模数转换器》 - 德州仪器 (TI), 《电路板布局技巧》 - 德州仪器 (TI), 《用直观方式补偿跨阻放大器》 - 德州仪器 (TI), 《FilterPro™ 用户指南》 - 德州仪器 (TI), 《高速运算放大器噪声分析》 - 德州仪器 (TI), 《OPA380 和 OPA2380 精密高速跨阻放大器》 - 德州仪器 (TI), 《具有关断功能的 OPA355、OPA2355 和 OPA3355 200MHz CMOS 运算放大器》 - 德州仪器 (TI), 《OPA656 宽带单位增益稳定 FET 输入运算放大器》 - 德州仪器 (TI), 《功率放大器应力和功率处理限制》 - 德州仪器 (TI), 《PowerPAD 热增强型封装》 #### 12.2 相关链接 表 2 列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件以及申请样片或购买产品的快速访问链接。 | 器件 | 产品文件夹 | 立即订购 | 技术文档 | 工具和软件 | 支持和社区 | | | | | | | | |---------|-------|------|------|-------|-------|--|--|--|--|--|--|--| | OPA354 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | | | | | | | | OPA2354 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | | | | | | | | OPA4354 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | | | | | | | 表 2. 相关链接 #### 12.3 接收文档更新通知 如需接收文档更新通知,请访问 Tl.com.cn 网站上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 12.5 商标 PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.6 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 12.7 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ## 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请参阅左侧的导航栏。 24-Aug-2018 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------| | OPA2354AIDDA | ACTIVE | SO PowerPAD | DDA | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | OPA<br>2354A | Sample | | OPA2354AIDDAG3 | ACTIVE | SO PowerPAD | DDA | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | OPA<br>2354A | Sample | | OPA2354AIDDAR | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | OPA<br>2354A | Sample | | OPA2354AIDDARG3 | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | OPA<br>2354A | Sample | | OPA2354AIDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | OACI | Sample | | OPA2354AIDGKT | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | OACI | Sample | | OPA2354AIDGKTG4 | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | OACI | Sample | | OPA354AIDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OABI | Sample | | OPA354AIDBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OABI | Sample | | OPA354AIDBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OABI | Sample | | OPA354AIDDA | ACTIVE | SO PowerPAD | DDA | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | OPA<br>354A | Samples | | OPA354AIDDAG3 | ACTIVE | SO PowerPAD | DDA | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | OPA<br>354A | Samples | | OPA354AIDDAR | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | OPA<br>354A | Samples | | OPA4354AID | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA4354A | Sample | | OPA4354AIDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA4354A | Sample | | OPA4354AIPWR | ACTIVE | TSSOP | PW | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA<br>4354A | Sample | | OPA4354AIPWRG4 | ACTIVE | TSSOP | PW | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA<br>4354A | Samples | ## PACKAGE OPTION ADDENDUM 24-Aug-2018 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | OPA4354AIPWT | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA<br>4354A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 30-Apr-2018 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|--------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2354AIDDAR | SO<br>Power<br>PAD | DDA | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA2354AIDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2354AIDGKT | VSSOP | DGK | 8 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA354AIDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | OPA354AIDBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA354AIDDAR | SO<br>Power<br>PAD | DDA | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA4354AIDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | OPA4354AIPWR | TSSOP | PW | 14 | 2500 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | OPA4354AIPWT | TSSOP | PW | 14 | 250 | 180.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 30-Apr-2018 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA2354AIDDAR | SO PowerPAD | DDA | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA2354AIDGKR | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | OPA2354AIDGKT | VSSOP | DGK | 8 | 250 | 366.0 | 364.0 | 50.0 | | OPA354AIDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | OPA354AIDBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | OPA354AIDDAR | SO PowerPAD | DDA | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA4354AIDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | OPA4354AIPWR | TSSOP | PW | 14 | 2500 | 367.0 | 367.0 | 35.0 | | OPA4354AIPWT | TSSOP | PW | 14 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4202561/G ## DDA (R-PDSO-G8) ## PowerPAD ™ PLASTIC SMALL-OUTLINE NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. This package complies to JEDEC MS-012 variation BA PowerPAD is a trademark of Texas Instruments. ## DDA (R-PDSO-G8) ## PowerPAD™ PLASTIC SMALL OUTLINE #### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions 4206322-2/L 05/12 NOTE: A. All linear dimensions are in millimeters ## DDA (R-PDSO-G8) ## PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments. ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE TRANSISTOR - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. ## DGK (S-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. ## DGK (S-PDSO-G8) ## PLASTIC SMALL OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司