

## LM7171QML, LM7171QML-SP

SNOSAR5C - FEBRUARY 2009-REVISED APRIL 2013

www.ti.com

## LM7171QML Very High Speed, High Output Current, Voltage Feedback Amplifier

Check for Samples: LM7171QML, LM7171QML-SP

## **FEATURES**

- (Typical Unless Otherwise Noted)
- Easy-To-Use Voltage Feedback Topology
- Very High Slew Rate: 2400V/µs
- Wide Unity-Gain Bandwidth: 200 MHz
- -3 dB Frequency @ A<sub>V</sub> = +2: 220 MHz
- Low Supply Current: 6.5 mA
- High Open Loop Gain: 85 dB
- High Output Current: 100 mA
- Specified for ±15V and ±5V Operation
- **Available with Radiation Guarantee** 
  - Total Ionizing Dose 300 Krad(Si)
  - ELDRS Free 300 Krad(Si)

## APPLICATIONS

- HDSL and ADSL Drivers
- **Multimedia Broadcast Systems**
- Professional Video Cameras
- **Video Amplifiers**
- Copiers/Scanners/Fax
- **HDTV** Amplifiers
- **Pulse Amplifiers and Peak Detectors** .
- **CATV/Fiber Optics Signal Processing**

#### **Connection Diagram**



Figure 1. 8-Pin CDIP Top View

## DESCRIPTION

The LM7171 is a high speed voltage feedback amplifier that has the slewing characteristic of a current feedback amplifier; yet it can be used in all traditional voltage feedback amplifier configurations. The LM7171 is stable for gains as low as +2 or -1. It provides a very high slew rate at 4100V/µs and a wide unity-gain bandwidth of 200 MHz while consuming only 6.5 mA of supply current. It is ideal for video and high speed signal processing applications such as HDSL and pulse amplifiers. With 100 mA output current, the LM7171 can be used for video distribution, as a transformer driver or as a laser diode driver.

Operation on ±15V power supplies allows for large signal swings and provides greater dynamic range and signal-to-noise ratio. The LM7171 offers low SFDR and THD, ideal for ADC/DAC systems. In addition, the LM7171 is specified for ±5V operation for portable applications.

The LM7171 is built on Texas Instruments's advanced VIP<sup>™</sup> III (Vertically integrated PNP) complementary bipolar process.



Figure 2. 10-Pin CFP Top View

AA.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. VIP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



## LM7171QML, LM7171QML-SP



SNOSAR5C-FEBRUARY 2009-REVISED APRIL 2013

www.ti.com

#### **Simplified Schematic Diagram**



Note: M1 and M2 are current mirrors.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



www.ti.com

#### Absolute Maximum Ratings<sup>(1)</sup>

|                                                  | amige            |                                                    |                                           |
|--------------------------------------------------|------------------|----------------------------------------------------|-------------------------------------------|
| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) |                  |                                                    | 36V                                       |
| Differential Input Voltage <sup>(2)</sup>        |                  |                                                    | ±10V                                      |
| Maximum Power Dissipation <sup>(3)</sup>         |                  |                                                    | 730mW                                     |
| Output Short Circuit to Ground                   | 4)               |                                                    | Continuous                                |
| Storage Temperature Range                        |                  |                                                    | $-65^{\circ}$ C ≤ T <sub>A</sub> ≤ +150°C |
| Thermal Resistance <sup>(5)</sup>                | θ <sub>JA</sub>  | 8LD CDIP (Still Air)                               | 106°C/W                                   |
|                                                  |                  | 8LD CDIP (500LF/Min Air flow)                      | 53°C/W                                    |
|                                                  |                  | 10LD CFP (Still Air)                               | 182°C/W                                   |
|                                                  |                  | 10LD CFP (500LF/Min Air flow)                      | 105°C/W                                   |
|                                                  |                  | 10LD CFP "WG" (device 01, 02) (Still Air)          | 182°C/W                                   |
|                                                  |                  | 10LD CFP "WG" (device 01, 02) (500LF/Min Air flow) | 105°C/W                                   |
|                                                  | $\theta_{JC}$    | 8LD CDIP                                           | 3°C/W                                     |
|                                                  |                  | 10LD CFP                                           | 5°C/W                                     |
|                                                  |                  | 10LD CFP "WG" (device 01, 02) <sup>(6)</sup>       | 5°C/W                                     |
| Package Weight (Typical)                         | 8LD CDIP         |                                                    | 965mg                                     |
|                                                  | 10LD CFP         |                                                    | 235mg                                     |
|                                                  | 10LD CFP         | "WG" (device 01, 02)                               | 230mg                                     |
| Maximum Junction Temperature                     | e <sup>(3)</sup> |                                                    | 150°C                                     |
| ESD Tolerance <sup>(7)</sup>                     |                  |                                                    | 3000V                                     |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For specified specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

(2) Differential input voltage is applied at  $V_S = \pm 15V$ .

(3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> - T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.

- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (5) All numbers apply for packages soldered directly into a PC board.
- (6) The package material for these devices allows much improved heat transfer over our standard ceramic packages. In order to take full advantage of this improved heat transfer, heat sinking must be provided between the package base (directly beneath the die), and either metal traces on, or thermal vias through, the printed circuit board. Without this additional heat sinking, device power dissipation must be calculated using  $\theta_{JA}$ , rather than  $\theta_{JC}$ , thermal resistance. It must not be assumed that the device leads will provide substantial heat transfer out the package, since the thermal resistance of the leadframe material is very poor, relative to the material of the package base. The stated  $\theta_{JC}$  thermal resistance is for the package material only, and does not account for the additional thermal resistance between the package base and the printed circuit board. The user must determine the value of the additional thermal resistance and must combine this with the stated value for the package, to calculate the total allowed power dissipation for the device.

(7) Human body model, 1.5 k $\Omega$  in series with 100 pF.

#### **Recommended Operating Conditions**<sup>(1)</sup>

| Supply Voltage              | $5.5V \le V_S \le 36V$          |
|-----------------------------|---------------------------------|
| Operating Temperature Range | −55°C ≤ T <sub>A</sub> ≤ +125°C |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For specified specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

## LM7171QML, LM7171QML-SP



www.ti.com

SNOSAR5C-FEBRUARY 2009-REVISED APRIL 2013

#### Table 1. Quality Conformance Inspection Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp °C |
|----------|---------------------|---------|
| 1        | Static tests at     | 25      |
| 2        | Static tests at     | 125     |
| 3        | Static tests at     | -55     |
| 4        | Dynamic tests at    | 25      |
| 5        | Dynamic tests at    | 125     |
| 6        | Dynamic tests at    | -55     |
| 7        | Functional tests at | 25      |
| 8A       | Functional tests at | 125     |
| 8B       | Functional tests at | -55     |
| 9        | Switching tests at  | 25      |
| 10       | Switching tests at  | 125     |
| 11       | Switching tests at  | -55     |
| 12       | Settling time at    | 25      |
| 13       | Settling time at    | 125     |
| 14       | Settling time at    | -55     |

4

Copyright © 2009–2013, Texas Instruments Incorporated



www.ti.com

#### SNOSAR5C - FEBRUARY 2009 - REVISED APRIL 2013

## LM7171 (±15) Electrical Characteristics DC Parameters<sup>(1)(2)</sup>

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}C$ ,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

| Symbol           | Parameter                    | Conditions                          | Notes                                                 | Min  | Мах   | Units | Sub-<br>groups |
|------------------|------------------------------|-------------------------------------|-------------------------------------------------------|------|-------|-------|----------------|
| V <sub>IO</sub>  | Input Offset Voltage         |                                     |                                                       | -1.0 | 1.0   | mV    | 1              |
|                  |                              |                                     |                                                       | -7.0 | 7.0   | mV    | 2, 3           |
| +l <sub>IB</sub> | Input Bias Current           |                                     |                                                       |      | 10    | μA    | 1              |
|                  |                              |                                     |                                                       |      | 12    | μA    | 2, 3           |
| -I <sub>IB</sub> | Input Bias Current           |                                     |                                                       |      | 10    | μA    | 1              |
|                  |                              |                                     |                                                       |      | 12    | μA    | 2, 3           |
| I <sub>IO</sub>  | Input Offset Current         |                                     | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 4.0  | μA    | 1     |                |
|                  |                              |                                     |                                                       | -6.0 | 6.0   | μA    | 2, 3           |
| CMRR             | Common Mode Rejection Ratio  | $V_{CM} = \pm 10V$                  |                                                       | 85   |       | dB    | 1              |
|                  |                              |                                     |                                                       | 70   |       | dB    | 2, 3           |
| PSRR             | Power Supply Rejection Ratio | $V_{S} = \pm 15V$ to $\pm 5V$       |                                                       | 85   |       | dB    | 1              |
|                  |                              |                                     |                                                       | 80   |       | dB    | 2, 3           |
| A <sub>V</sub>   | Large Signal Voltage Gain    | $R_L = 1K\Omega, V_O = \pm 5V$      | See <sup>(3)</sup>                                    | 80   |       | dB    | 1              |
|                  |                              |                                     | See <sup>(3)</sup>                                    | 75   |       | dB    | 2, 3           |
|                  |                              | $R_{L} = 100\Omega, V_{O} = \pm 5V$ | See <sup>(3)</sup>                                    | 75   |       | dB    | 1              |
|                  |                              |                                     | See <sup>(3)</sup>                                    | 70   |       | dB    | 2, 3           |
| Vo               | Output Swing                 | $R_L = 1K\Omega$                    |                                                       | 13   | -13   | V     | 1              |
|                  |                              |                                     |                                                       | 12.7 | -12.7 | V     | 2, 3           |
|                  |                              | $R_L = 100\Omega$                   |                                                       | 10.5 | -9.5  | V     | 1              |
|                  |                              |                                     |                                                       | 9.5  | -9.0  | V     | 2, 3           |
|                  | Output Current (Open Loop)   | Sourcing                            | See <sup>(4)</sup>                                    | 105  |       | mA    | 1              |
|                  |                              | $R_L = 100\Omega$                   | See <sup>(4)</sup>                                    | 95   |       | mA    | 2, 3           |
|                  |                              | Sinking                             | See <sup>(4)</sup>                                    |      | -95   | mA    | 1              |
|                  |                              | $R_L = 100\Omega$                   | See <sup>(4)</sup>                                    |      | -90   | mA    | 2, 3           |
| ls               | Supply Current               |                                     |                                                       |      | 8.5   | mA    | 1              |
|                  |                              |                                     |                                                       |      | 9.5   | mA    | 2, 3           |

(1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

(3) Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For  $V_S = \pm 15V$ ,  $V_{OUT} = \pm 5V$ . For  $V_S = \pm 5V$ ,  $V_{OUT} = \pm 1V$ .

(4) The open loop output current is specified, by the measurement of the open loop output voltage swing, using 100Ω output load.

www.ti.com

## LM7171 (±15) Electrical Characteristics AC Parameters<sup>(1)(2)</sup>

The following conditions apply, unless otherwise specified.

AC:  $T_J = 25^{\circ}C, V^+ = +15V, V^- = -15V, V_{CM} = 0V, and R_L > 1M\Omega$ 

| Symbol | Parameter            | Conditions                                           | Notes                 | Min  | Max | Units | Sub-<br>groups |
|--------|----------------------|------------------------------------------------------|-----------------------|------|-----|-------|----------------|
| SR     | Slew Rate            | $A_V = 2$ , $V_I = \pm 2.5V$<br>3nS Rise & Fall time | See <sup>(3)(4)</sup> | 2000 |     | V/µS  | 4              |
| GBW    | Unity-Gain Bandwidth |                                                      | See <sup>(5)</sup>    | 170  |     | MHz   | 4              |

(1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

(3) See AN00001 for SR test circuit.

(4) Slew Rate measured between  $\pm 4V$ .

(5) See AN00002 for GBW test circuit.

#### LM7171 (±15) Electrical Characteristics DC Drift Parameters<sup>(1)(2)</sup>

#### The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}C$ ,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ Delta calculations performed on QMLV devices at group B, subgroup 5.

| Symbol             | Parameter            | Conditions | Notes | Min  | Max | Units | Sub-<br>groups |
|--------------------|----------------------|------------|-------|------|-----|-------|----------------|
| V <sub>IO</sub>    | Input Offset Voltage |            |       | -250 | 250 | μV    | 1              |
| +I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |
| -I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |

(1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

6



www.ti.com

## SNOSAR5C – FEBRUARY 2009–REVISED APRIL 2013

#### LM7171 (±5) Electrical Characteristics DC Parameters<sup>(1)(2)</sup>

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}C$ ,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

| Symbol           | Parameter                   | Conditions                      | Notes              | Min  | Max   | Units | Sub-<br>groups |
|------------------|-----------------------------|---------------------------------|--------------------|------|-------|-------|----------------|
| V <sub>IO</sub>  | Input Offset Voltage        |                                 |                    | -1.5 | 1.5   | mV    | 1              |
|                  |                             |                                 |                    | -7.0 | 7.0   | mV    | 2, 3           |
| +l <sub>IB</sub> | Input Bias Current          |                                 |                    |      | 10    | μA    | 1              |
|                  |                             |                                 |                    |      | 12    | μA    | 2, 3           |
| -I <sub>IB</sub> | Input Bias Current          |                                 |                    |      | 10    | μA    | 1              |
|                  |                             |                                 |                    |      | 12    | μA    | 2, 3           |
| I <sub>IO</sub>  | Input Offset Current        |                                 |                    | -4.0 | 4.0   | μA    | 1              |
|                  |                             |                                 |                    | -6.0 | 6.0   | μA    | 2, 3           |
| CMRR             | Common Mode Rejection Ratio | $V_{CM} = \pm 2.5 V$            |                    | 80   |       | dB    | 1              |
|                  |                             |                                 |                    | 70   |       | dB    | 2, 3           |
| A <sub>V</sub>   | Large Signal Voltage Gain   | $R_L = 1K\Omega, V_O = \pm 1V$  | See <sup>(3)</sup> | 75   |       | dB    | 1              |
|                  |                             |                                 | See <sup>(3)</sup> | 70   |       | dB    | 2, 3           |
|                  |                             | $R_L = 100\Omega, V_O = \pm 1V$ | See <sup>(3)</sup> | 72   |       | dB    | 1              |
|                  |                             |                                 | See <sup>(3)</sup> | 67   |       | dB    | 2, 3           |
| Vo               | Output Swing                | $R_L = 1K\Omega$                |                    | 3.2  | -3.2  | V     | 1              |
|                  |                             |                                 |                    | 3.0  | -3.0  | V     | 2, 3           |
|                  |                             | $R_L = 100\Omega$               |                    | 2.9  | -2.9  | V     | 1              |
|                  |                             |                                 |                    | 2.8  | -2.75 | V     | 2, 3           |
|                  | Output Current (Open Loop)  | Sourcing                        | See <sup>(4)</sup> | 29   |       | mA    | 1              |
|                  |                             | R <sub>L</sub> = 100Ω           | See <sup>(4)</sup> | 28   |       | mA    | 2, 3           |
|                  |                             | Sinking                         | See <sup>(4)</sup> |      | -29   | mA    | 1              |
|                  |                             | $R_L = 100\Omega$               | See <sup>(4)</sup> |      | -27.5 | mA    | 2, 3           |
| I <sub>S</sub>   | Supply Current              |                                 |                    |      | 8.0   | mA    | 1              |
|                  |                             |                                 |                    |      | 9.0   | mA    | 2, 3           |

(1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

(3) Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For  $V_S = \pm 15V$ ,  $V_{OUT} = \pm 5V$ . For  $V_S = \pm 5V$ ,  $V_{OUT} = \pm 1V$ .

(4) The open loop output current is specified, by the measurement of the open loop output voltage swing, using 100Ω output load.



www.ti.com

## LM7171 (±5) Electrical Characteristics DC Drift Parameters<sup>(1)(2)</sup>

The following conditions apply, unless otherwise specified. DC:  $T_J = 25^{\circ}C$ ,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ Delta calculations performed on QMLV devices at group B , subgroup 5.

| Symbol             | Parameter            | Conditions | Notes | Min  | Max | Units | Sub-<br>groups |
|--------------------|----------------------|------------|-------|------|-----|-------|----------------|
| V <sub>IO</sub>    | Input Offset Voltage |            |       | -250 | 250 | μV    | 1              |
| +I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |
| -I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |

(1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are specified only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

Submit Documentation Feedback

8

Copyright © 2009–2013, Texas Instruments Incorporated





#### www.ti.com

#### **Typical Performance Characteristics**

unless otherwise noted,  $T_A = 25^{\circ}C$ 





Figure 4.









10

Copyright © 2009–2013, Texas Instruments Incorporated

٢

-55°C

SNOSAR5C - FEBRUARY 2009-REVISED APRIL 2013

+125°C

7.5 10 12.5 15 17.5 20

 $V_{\rm S} = \pm 15V$ 

SUPPLY VOLTAGE (±V)

Figure 16.

Large Signal Voltage Gain vs Load

125°C

25°C

0 2.5 5

#### www.ti.com

Texas

INSTRUMENTS

100

80

60

40

20

0

-20

GAIN-BANDWIDTH PRODUCT (MHz)

GAIN (dB)

74

72

70

0

GAIN (dB)



**Typical Performance Characteristics (continued)** 





-5<sup>5</sup>°C⁄

500

1000

LOAD RESISTOR  $(\Omega)$ 

Figure 19.

1500

2000

## LM7171QML, LM7171QML-SP





www.ti.com





Texas

Instruments

#### **Typical Performance Characteristics (continued)**









TIME (20 ns/div) Figure 30.



## LM7171QML, LM7171QML-SP



SNOSAR5C-FEBRUARY 2009-REVISED APRIL 2013



Copyright © 2009–2013, Texas Instruments Incorporated





Texas

INSTRUMENTS





Figure 43.

Figure 44.

Product Folder Links: LM7171QML LM7171QML-SP



www.ti.com



unless otherwise noted,  $T_A= 25^{\circ}C$ 



FREQUENCY (Hz)

Figure 49.



**Total Harmonic Distortion** vs Frequency -20  $V_{S} = \pm 15V$ Av = 2 ||||  $R_{\rm I} = 2.5 \, \rm k \, \Omega$ -40 = 20V<sub>P-F</sub> V<sub>0</sub> -60 -80 -100 10k 100k 1M 10M 100M

THD (dBc)

FREQUENCY (Hz) Figure 48.

Undistorted Output Swing vs Frequency





**EXAS** 

**INSTRUMENTS** 



The THD measurement at low frequency is limited by the test instrument. Figure 55.



www.ti.com

## APPLICATION NOTES

#### LM7171 Performance Discussion

The LM7171 is a very high speed, voltage feedback amplifier. It consumes only 6.5 mA supply current while providing a unity-gain bandwidth of 200 MHz and a slew rate of 4100V/µs. It also has other great features such as low differential gain and phase and high output current.

The LM7171 is a true voltage feedback amplifier. Unlike current feedback amplifiers (CFAs) with a low inverting input impedance and a high non-inverting input impedance, both inputs of voltage feedback amplifiers (VFAs) have high impedance nodes. The low impedance inverting input in CFAs and a feedback capacitor create an additional pole that will lead to instability. As a result, CFAs cannot be used in traditional op amp circuits such as photodiode amplifiers, I-to-V converters and integrators where a feedback capacitor is required.

#### LM7171 Circuit Operation

The class AB input stage in the LM7171 is fully symmetrical and has a similar slewing characteristic to the current feedback amplifiers. In the LM7171 Simplified Schematic, Q1 through Q4 form the equivalent of the current feedback input buffer, R<sub>E</sub> the equivalent of the feedback resistor, and stage A buffers the inverting input. The triple-buffered output stage isolates the gain stage from the load to provide low output impedance.

#### LM7171 Slew Rate Characteristic

The slew rate of the LM7171 is determined by the current available to charge and discharge an internal high impedance node capacitor. This current is the differential input voltage divided by the total degeneration resistor  $R_E$ . Therefore, the slew rate is proportional to the input voltage level, and the higher slew rates are achievable in the lower gain configurations. A curve of slew rate versus input voltage level is provided in the "Typical Performance Characteristics".

When a very fast large signal pulse is applied to the input of an amplifier, some overshoot or undershoot occurs. By placing an external resistor such as 1 k $\Omega$  in series with the input of the LM7171, the bandwidth is reduced to help lower the overshoot.

#### Slew Rate Limitation

If the amplifier's input signal has too large of an amplitude at too high of a frequency, the amplifier is said to be slew rate limited; this can cause ringing in time domain and peaking in frequency domain at the output of the amplifier.

In the Typical Performance Characteristics section, there are several curves of  $A_V = +2$  and  $A_V = +4$  versus input signal levels. For the  $A_V = +4$  curves, no peaking is present and the LM7171 responds identically to the different input signal levels of 30 mV, 100 mV and 300 mV.

For the  $A_V = +2$  curves, slight peaking occurs. This peaking at high frequency (>100 MHz) is caused by a large input signal at high enough frequency that exceeds the amplifier's slew rate. The peaking in frequency response does not limit the pulse response in time domain, and the LM7171 is stable with noise gain of ≥+2.

#### Layout Consideration

#### PRINTED CIRCUIT BOARDS AND HIGH SPEED OP AMPS

There are many things to consider when designing PC boards for high speed op amps. Without proper caution, it is very easy to have excessive ringing, oscillation and other degraded AC performance in high speed circuits. As a rule, the signal traces should be short and wide to provide low inductance and low impedance paths. Any unused board space needs to be grounded to reduce stray signal pickup. Critical components should also be grounded at a common point to eliminate voltage drop. Sockets add capacitance to the board and can affect high frequency performance. It is better to solder the amplifier directly into the PC board without using any socket.

#### USING PROBES

Active (FET) probes are ideal for taking high frequency measurements because they have wide bandwidth, high input impedance and low input capacitance. However, the probe ground leads provide a long ground loop that will produce errors in measurement. Instead, the probes can be grounded directly by removing the ground leads and probe jackets and using scope probe jacks.



www.ti.com

#### COMPONENT SELECTION AND FEEDBACK RESISTOR

It is important in high speed applications to keep all component leads short. For discrete components, choose carbon composition-type resistors and mica-type capacitors. Surface mount components are preferred over discrete components for minimum inductive effect.

Large values of feedback resistors can couple with parasitic capacitance and cause undesirable effects such as ringing or oscillation in high speed amplifiers. For the LM7171, a feedback resistor of  $510\Omega$  gives optimal performance.

# Compensation for Input Capacitance

The combination of an amplifier's input capacitance with the gain setting resistors, adds a pole that can cause peaking or oscillation. To solve this problem, a feedback capacitor with a value

 $C_F > (R_G \times C_{IN})/R_F$ 

(1)

can be used to cancel that pole. For the LM7171, a feedback capacitor of 2 pF is recommended. Figure 56 illustrates the compensation circuit.



Figure 56. Compensating for Input Capacitance

#### **Power Supply Bypassing**

Bypassing the power supply is necessary to maintain low power supply impedance across frequency. Both positive and negative power supplies should be bypassed individually by placing 0.01  $\mu$ F ceramic capacitors directly to power supply pins and 2.2  $\mu$ F tantalum capacitors close to the power supply pins.



Figure 57. Power Supply Bypassing

#### Termination

In high frequency applications, reflections occur if signals are not properly terminated. Figure 58 shows a properly terminated signal while Figure 59 shows an improperly terminated signal.

## LM7171QML, LM7171QML-SP

SNOSAR5C - FEBRUARY 2009 - REVISED APRIL 2013



www.ti.com



Figure 58. Properly Terminated Signal



Figure 59. Improperly Terminated Signal

To minimize reflection, coaxial cable with matching characteristic impedance to the signal source should be used. The other end of the cable should be terminated with the same value terminator or resistor. For the commonly used cables, RG59 has  $75\Omega$  characteristic impedance, and RG58 has  $50\Omega$  characteristic impedance.

#### **Driving Capacitive Loads**

Amplifiers driving capacitive loads can oscillate or have ringing at the output. To eliminate oscillation or reduce ringing, an isolation resistor can be placed as shown below in Figure 60. The combination of the isolation resistor and the load capacitor forms a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of the isolation resistor; the bigger the isolation resistor, the more damped the pulse response becomes. For LM7171, a 50 $\Omega$  isolation resistor is recommended for initial evaluation. Figure 61 shows the LM7171 driving a 150 pF load with the 50 $\Omega$  isolation resistor.



Figure 60. Isolation Resistor Used to Drive Capacitive Load



21

# www.ti.com

STRUMENTS



Figure 61. The LM7171 Driving a 150 pF Load with a  $50\Omega$  Isolation Resistor

## **Power Dissipation**

The maximum power allowed to dissipate in a device is defined as:

 $\mathsf{P}_\mathsf{D} = (\mathsf{T}_\mathsf{J(max)} - \mathsf{T}_\mathsf{A})/\theta_\mathsf{JA}$ 

#### Where

**PD** is the power dissipation in a device

 $T_{J(max)}$  is the maximum junction temperature

T<sub>A</sub> is the ambient temperature

 $\boldsymbol{\theta}_{JA}$  is the thermal resistance of a particular package

For example, for the LM7171 in a CFP package, the maximum power dissipation at 25°C ambient temperature is 680 mW.

Thermal resistance,  $\theta_{JA}$ , depends on parameters such as die size, package size and package material. The smaller the die size and package, the higher  $\theta_{JA}$  becomes. The 8-pin CDIP package has a lower thermal resistance (106°C/W) than that of the CFP (182°C/W). Therefore, for higher dissipation capability, use an 8-pin CDIP package.

The total power dissipated in a device can be calculated as:

$$\mathsf{P}_\mathsf{D} = \mathsf{P}_\mathsf{Q} + \mathsf{P}_\mathsf{L}$$

(3)

(2)

 $P_Q$  is the quiescent power dissipated in a device with no load connected at the output.  $P_L$  is the power dissipated in the device with a load connected at the output; it is not the power dissipated by the load.

Furthermore,

 $P_Q$ : = supply current x total supply voltage with no load

PL: = output current × (voltage difference between supply voltage and output voltage of the same side of supply voltage)

For example, the total power dissipated by the LM7171 with  $V_S = \pm 15V$  and output voltage of 10V into 1 k $\Omega$  is

$$\mathbf{P}_{\mathbf{D}} = \mathbf{P}_{\mathbf{Q}} + \mathbf{P}_{\mathbf{L}}$$

= 195 mW + 50 mW

Copyright © 2009–2013, Texas Instruments Incorporated

= 245 mW

Texas Instruments

www.ti.com

SNOSAR5C-FEBRUARY 2009-REVISED APRIL 2013

#### **Application Circuit**



#### Figure 62. Fast Instrumentation Amplifier



Figure 63. Multivibrator







=

#### Figure 65. Video Line Driver 510Ω ~~~ 510Ω 75Ω 75Ω CABLE -~~~-75Ω CABLE 💻 LM717 $\sim$ -0 <u>\_</u> • V<sub>OUT</sub> V<sub>IN</sub> –000 \$ 75Ω ξ<sup>75Ω</sup> 75Ω 7<u>5Ω</u> CABLE = -0 – v<sub>оит</sub> $\sim$ -0 **₹**<sup>75Ω</sup>

www.ti.com



www.ti.com

## **REVISION HISTORY**

| Released | Revision | Section                       | Changes                                                                                                                                                           |
|----------|----------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/04/09 | A        | New Release, Corporate format | 1 MDS data sheet converted into one Corp. data<br>sheet format. Added ELDRS NSID's to Ordering<br>Information Table. MNLM7171AM-X-RH Rev 0C0 will<br>be archived. |

#### Changes from Revision B (April 2013) to Revision C

Page

| • | Changed layout of National Data Sheet to TI format | 23 | 3 |
|---|----------------------------------------------------|----|---|
|---|----------------------------------------------------|----|---|

Copyright © 2009–2013, Texas Instruments Incorporated



5-Oct-2017

## **PACKAGING INFORMATION**

| Orderable Device |        | Package Type |         | Pins |     | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking                                               | Samples |
|------------------|--------|--------------|---------|------|-----|----------|------------------|---------------|--------------|--------------------------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)      | (6)              | (3)           |              | (4/5)                                                        |         |
| 5962-9553601QPA  | NRND   | CDIP         | NAB     | 8    | 40  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AMJQML<br>5962-95536<br>01QPA Q ACO<br>01QPA Q >T      |         |
| 5962-9553601QXA  | ACTIVE | CFP          | NAC     | 10   | 54  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM<br>WG Q<br>5962-95536<br>01QXA ACO<br>01QXA >T      | Samples |
| 5962F9553601VHA  | ACTIVE | CFP          | NAD     | 10   | 19  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM<br>WFQMLV Q<br>5962F95536<br>01VHA ACO<br>01VHA >T  | Samples |
| 5962F9553601VPA  | ACTIVE | CDIP         | NAB     | 8    | 40  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AMJFQV<br>5962F95536<br>01VPA Q ACO<br>01VPA Q >T      | Samples |
| 5962F9553601VXA  | ACTIVE | CFP          | NAC     | 10   | 54  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM<br>WGFQMLV Q<br>5962F95536<br>01VXA ACO<br>01VXA >T | Samples |
| 5962F9553602VHA  | ACTIVE | CFP          | NAD     | 10   | 19  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM<br>WFLQMLV Q<br>5962F95536<br>02VHA ACO<br>02VHA >T | Samples |
| LM7171AMJ-QML    | NRND   | CDIP         | NAB     | 8    | 40  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AMJQML<br>5962-95536<br>01QPA Q ACO<br>01QPA Q >T      |         |
| LM7171AMJFQMLV   | ACTIVE | CDIP         | NAB     | 8    | 40  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AMJFQV<br>5962F95536<br>01VPA Q ACO<br>01VPA Q >T      | Samples |
| LM7171AMWFLQMLV  | ACTIVE | CFP          | NAD     | 10   | 19  | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM                                                     | Samples |



# PACKAGE OPTION ADDENDUM

5-Oct-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking                                               | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|--------------------------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)                                                        |         |
|                  |        |              |         |      |         |          |                  |               |              | WFLQMLV Q<br>5962F95536<br>02VHA ACO<br>02VHA >T             |         |
| LM7171AMWFQMLV   | ACTIVE | CFP          | NAD     | 10   | 19      | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM<br>WFQMLV Q<br>5962F95536<br>01VHA ACO<br>01VHA >T  | Sample  |
| LM7171AMWG-QML   | ACTIVE | CFP          | NAC     | 10   | 54      | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM<br>WG Q<br>5962-95536<br>01QXA ACO<br>01QXA >T      | Sample  |
| LM7171AMWGFQMLV  | ACTIVE | CFP          | NAC     | 10   | 54      | TBD      | Call TI          | Call TI       | -55 to 125   | LM7171AM<br>WGFQMLV Q<br>5962F95536<br>01VXA ACO<br>01VXA >T | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

5-Oct-2017

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM7171QML, LM7171QML-SP :

Military: LM7171QML

• Space: LM7171QML-SP

NOTE: Qualified Version Definitions:

- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# MECHANICAL DATA

# NAB0008A





# NAC0010A



# NAD0010A





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated