

LTC3549

Y 250mA Low V<sub>IN</sub> Buck Regulator in 2mm × 3mm DFN

### FEATURES

- 1.6V to 5.5V Input Voltage Range
- Internal Soft-Start
- Low Ripple Burst Mode<sup>®</sup> Operation Output Ripple: <20mV<sub>P-P</sub> I<sub>Q</sub>: 50µA
- 2.25MHz Constant-Frequency Operation
- High Efficiency: Up to 93%
- 250mA Output Current ( $V_{IN} = 1.8V$ ,  $V_{OUT} = 1.2V$ )
- 450mA Peak Inductor Current
- No Schottky Diode Required
- Low Dropout Operation: 100% Duty Cycle
- 0.611V Reference Voltage
- Stable with Ceramic Capacitors
- Shutdown Mode Draws <1µA Supply Current
- Current Mode Operation for Excellent Line and Load Transient Response
- Overtemperature Protection
- Available in a Low Profile (0.75mm) 6-Lead (2mm x 3mm) DFN Package

# **APPLICATIONS**

- 2 AA-Cell Applications
- Cellular Phones
- Digital Cameras
- MP3 Players

# TYPICAL APPLICATION



# DESCRIPTION

The LTC®3549 is a high efficiency, monolithic synchronous buck regulator using a constant-frequency, current mode architecture. The output voltage is adjusted via an external resistor divider.

A fixed switching frequency of 2.25MHz is supported. This switching frequency allows the use of small surface mount inductors and capacitors, including ceramics.

Supply current during Burst Mode operation is only  $50\mu$ A dropping to <  $1\mu$ A in shutdown. The 1.6V to 5.5V input voltage range makes the LTC3549 ideally suited for single cell Li-Ion, Li-Metal and 2-cell alkaline, NiCd or NiMH battery-powered applications. 100% duty cycle capability provides low dropout operation, extending battery life in portable systems. Burst Mode operation can be user-enabled, increasing efficiency at light loads, further extending battery life.

The internal synchronous switch increases efficiency and eliminates the need for an external Schottky diode. Internal soft-start offers controlled output voltage rise time at startup without the need for external components.

**LT**, LTC and LTM are registered trademarks of Linear Technology Corporation. Burst Mode is a registered trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5481178, 6580258, 6304066, 6127815, 6498466, 6611131.





# ABSOLUTE MAXIMUM RATINGS

(Note 1)

| Input Supply Voltage –0.3V to 6V                          |
|-----------------------------------------------------------|
| RUN, $V_{FB}$ , MODE Voltages–0.3V to ( $V_{IN}$ + 0.3V)  |
| SW Voltage < 100ns Pulse–0.3V to (V <sub>IN</sub> + 0.3V) |
| Operating Temperature Range (Note 2) –40°C to 85°C        |
| Junction Temperature (Note 3) 125°C                       |
| Storage Temperature Range65°C to 125°C                    |

# PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>IN</sub> = 2.2V.

| SYMBOL               | PARAMETER                               | CONDITIONS                                                                                                                       |   | MIN                     | ТҮР                     | MAX                     | UNITS       |
|----------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---|-------------------------|-------------------------|-------------------------|-------------|
| V <sub>IN</sub>      | Input Voltage Range                     |                                                                                                                                  |   | 1.6                     |                         | 5.5                     | V           |
| V <sub>RUN</sub>     | RUN Threshold                           |                                                                                                                                  | • | 0.3                     | 0.7                     | 1.1                     | V           |
| I <sub>RUN</sub>     | RUN Leakage Current                     | V <sub>RUN</sub> = 0 or 2.2V                                                                                                     |   |                         | 0.01                    | 1                       | μA          |
| V <sub>MODE</sub>    | MODE Threshold                          |                                                                                                                                  | • | 0.3                     | 0.65                    | 1.1                     | V           |
| IMODE                | MODE Leakage Current                    | V <sub>MODE</sub> = 0 or 2.2V                                                                                                    |   |                         | 0.01                    | 1                       | μA          |
| V <sub>FB</sub>      | Regulated Feedback Voltage              | $T_A = 25^{\circ}C$ (Note 4)<br>$0^{\circ}C \le T_A \le 85^{\circ}C$ (Note 4)<br>$-40^{\circ}C \le T_A \le 85^{\circ}C$ (Note 4) | • | 0.599<br>0.597<br>0.596 | 0.611<br>0.611<br>0.611 | 0.623<br>0.623<br>0.626 | V<br>V<br>V |
| I <sub>VFB</sub>     | Feedback Current                        |                                                                                                                                  | • |                         |                         | ±30                     | nA          |
| $\Delta V_{OVL}$     | ΔV <sub>FBOVL</sub> Overvoltage Lockout | $\Delta V_{OVL} = \Delta V_{FBOVL} - V_{FB}$ (Note 6)                                                                            |   | 40                      | 60                      | 80                      | mV          |
| $\Delta V_{FB}$      | Reference Voltage Line Regulation       | 1.6V < V <sub>IN</sub> < 5.5V (Note 4)                                                                                           | • |                         | 0.04                    | 0.4                     | %/V         |
| $\Delta V_{OUT}$     | Output Voltage Line Regulation          | I <sub>OUT</sub> = 100mA, 1.6V < V <sub>IN</sub> < 5.5V (Note 7)                                                                 |   |                         | 0.04                    | 0.4                     | %/V         |
| I <sub>PK</sub>      | Peak Inductor Current                   | V <sub>FB</sub> = 0.5V or V <sub>OUT</sub> = 90%                                                                                 |   | 0.3                     | 0.45                    | 0.6                     | A           |
| V <sub>LOADREG</sub> | Output Voltage Load Regulation          | Pulse Skip Mode, V <sub>OUT</sub> = 1.2V,<br>50mA < I <sub>LOAD</sub> < 250mA (Note 7)                                           |   |                         | 0.5                     |                         | %           |



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>IN</sub> = 2.2V.

| SYMBOL            | PARAMETER                                                      | CONDITIONS                                                                                                                |   | MIN | ТҮР              | MAX            | UNITS          |
|-------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---|-----|------------------|----------------|----------------|
| I <sub>S</sub>    | Input DC Bias Current<br>Active Mode<br>Sleep Mode<br>Shutdown | (Note 5)<br>$V_{OUT} = 90\%$ , $I_{LOAD} = 0A$<br>$V_{OUT} = 103\%$ , $I_{LOAD} = 0A$<br>$V_{RUN} = 0V$ , $V_{IN} = 5.5V$ |   |     | 300<br>50<br>0.1 | 475<br>95<br>5 | μΑ<br>μΑ<br>μΑ |
| f <sub>OSC</sub>  | Nominal Oscillator Frequency                                   |                                                                                                                           | • | 1.8 | 2.25             | 2.7            | MHz            |
| t <sub>SS</sub>   | Soft-Start Period                                              | RUN↑                                                                                                                      |   |     | 1                |                | ms             |
| R <sub>PFET</sub> | R <sub>DS(ON)</sub> of P-Channel FET                           | I <sub>SW</sub> = 100mA, Wafer Level<br>I <sub>SW</sub> = 100mA, DD Package (Note 7)                                      |   |     | 0.5<br>0.56      |                | Ω<br>Ω         |
| R <sub>NFET</sub> | R <sub>DS(ON)</sub> of N-Channel FET                           | I <sub>SW</sub> = 100mA, Wafer Level<br>I <sub>SW</sub> = 100mA, DD Package (Note 7)                                      |   |     | 0.35<br>0.4      |                | Ω<br>Ω         |
| I <sub>LSW</sub>  | SW Leakage                                                     | $V_{RUN} = 0V, V_{SW} = 0V \text{ or } 5.5V, V_{IN} = 5.5V$                                                               |   |     | ±0.1             | ±1             | μA             |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Voltage on any pin may not exceed 6V.

**Note 2:** The LTC3549E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  according to the following formula:

#### LTC3549: $T_J = T_A + (P_D)(64^{\circ}C/W)$

This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Overtemperature protection

becomes active at a junction temperature greater than the maximum operating junction temperature. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 4:** The LTC3549 is tested in a proprietary test mode that connects  $V_{FB}$  to the output of the error amplifier.

**Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency.

Note 6:  $\Delta V_{\text{OVL}}$  is the amount  $V_{\text{FB}}$  must exceed the regulated feedback voltage.

Note 7: Determined by design, not production tested.



LOAD CURRENT (mA)

3549 G05a

# **TYPICAL PERFORMANCE CHARACTERISTICS**

(From Typical Application on the front page, except for the resistive divider resistor values)



LOAD CURRENT (mA)

3549 G05b



3549 G06 3549f

TEMPERATURE (°C)

### **TYPICAL PERFORMANCE CHARACTERISTICS**

(From Typical Application on the front page, except for the resistive divider resistor values)





# TYPICAL PERFORMANCE CHARACTERISTICS

(From Typical Application on the front page, except for the resistive divider resistor values)









Load Step OmA to 250mA Pulse Skip







### PIN FUNCTIONS

 $V_{\text{IN}}$  (Pin 1): Main Supply Pin. Must be closely decoupled to GND, Pins 2 and 7, with a 4.7 $\mu\text{F}$  or greater ceramic capacitor.

GND (Pin 2): N/C. Ground this pin.

**SW (Pin 3):** Switch Node Connection to Inductor. This pin connects to the drains of the internal main and synchronous power MOSFET switches.

**MODE (Pin 4):** Mode Select Input. To select pulse-skipping mode, force this pin above 1.1V. Forcing this pin below 0.3V selects Burst Mode operation. Do not leave MODE floating.

**RUN (Pin 5):** Run Control Input. Forcing this pin above 1.1V enables the part. Forcing this pin below 0.3V shuts down the device. In shutdown, all functions are disabled drawing <1µA supply current. Do not leave RUN floating.

**V<sub>FB</sub> (Pin 6):** Feedback Pin. Receives the feedback voltage from an external resistive divider across the output.

**GND (Pin 7):** Exposed Pad. The Exposed Pad is ground. It must be soldered to PCB ground to provide both electrical contact and optimum thermal performance.

### FUNCTIONAL DIAGRAM



# OPERATION

### Main Control Loop

The LTC3549 uses a constant-frequency, current mode step-down architecture. Both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches are internal. During normal operation, the internal top power MOSFET is turned on each cycle when the oscillator sets the RS latch, and turned off when the current comparator, I<sub>COMP</sub>, resets the RS latch. The peak inductor current at which I<sub>COMP</sub> resets the RS latch is controlled by the output of error amplifier EA. The V<sub>FB</sub> pin, described in the Pin Functions section, allows EA to receive an output feedback voltage from an external resistive divider. When the load current increases, it causes a slight decrease in the feedback voltage relative to the 0.611V reference, which in turn, causes the EA amplifier's output voltage to increase until the average inductor current matches the new load current. While the top MOSFET is off, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current reversal comparator I<sub>BCMP</sub>, or the beginning of the next clock cycle.

Comparator OVDET guards against transient overshoots >10% by turning the main switch off and keeping it off until the transient has ended.

### **Burst Mode Operation**

The LTC3549 is capable of Burst Mode operation in which the internal power MOSFETs operate intermittently based on load demand. To enable Burst Mode operation, simply connect the MODE pin to GND. To disable Burst Mode operation and enable PWM pulse-skipping mode, connect the MODE pin to  $V_{IN}$  or drive it with a logic high ( $V_{MODE}$  > 1.1V). In this mode, the efficiency is lower at light loads, but becomes comparable to Burst Mode operation when the output load exceeds 50mA. The advantage of pulseskipping mode is lower output ripple and less interference to audio circuitry. When the converter is in Burst Mode operation, the minimum peak current of the inductor is set to approximately 100mA regardless of the output load. Each burst event can last from a few cycles at light loads to almost continuously cycling with short sleep intervals at moderate loads. In between these burst events, the power MOSFETs and any unneeded circuitry are turned off, reducing the quiescent current to 50µA. In this sleep state, the load current is being supplied solely from the output capacitor. As the output voltage droops, the EA amplifier's output rises above the sleep threshold signaling the BURST comparator to trip and turn the top MOSFET on. This process repeats at a rate that is dependent on the load demand.

### **Short-Circuit Protection**

When the output is shorted to ground the LTC3549 limits the synchronous switch current to 0.45A. If this limit is exceeded, the top power MOSFET is inhibited from turning on until the current in the synchronous switch falls below 0.45A.

### **Dropout Operation**

As the input supply voltage decreases to a value approaching the output voltage, the duty cycle increases toward the maximum on-time. Further reduction of the supply voltage forces the main switch to remain on for more than one cycle until it reaches 100% duty cycle. The output voltage will then be determined by the input voltage minus the voltage drop across the P-channel MOSFET and the inductor.

Another important detail to remember is that at low input supply voltages, the  $R_{DS(ON)}$  of the P-channel switch increases (see Typical Performance Characteristics). Therefore, the user should calculate the power dissipation when the LTC3549 is used at 100% duty cycle with low input voltage (see Thermal Considerations in the Applications Information section).

### **Slope Compensation**

Slope compensation provides stability in constant-frequency architectures by preventing subharmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%.

### **Internal Soft-Start**

At start-up when the RUN pin is brought high, the internal reference is linearly ramped from 0V to 0.611V in 1ms. The regulated feedback voltage will follow this ramp, resulting in the output voltage ramping from 0% to 100% in 1ms. The average current in the inductor during soft-start will



### OPERATION

be defined by the combination of the current needed to charge the output capacitance and the current provided to the load as the output voltage ramps up. The start-up waveform, shown in the Typical Performance Characteristics, shows the output voltage start-up from 0V to 1.2V with a 1k $\Omega$  load and V<sub>IN</sub> = 3.6V.

### **APPLICATIONS INFORMATION**

The basic LTC3549 application circuit is shown on the first page of this data sheet. External component selection is driven by the load requirement and begins with the selection of L followed by  $C_{IN}$  and  $C_{OUT}$ .

#### Inductor Selection

For most applications, the value of the inductor will fall in the range of 1µH to 10µH. Its value is chosen based on the desired ripple current. Large value inductors lower ripple current and small value inductors result in higher ripple currents. Higher V<sub>IN</sub> or V<sub>OUT</sub> also increases the ripple current as shown in Equation 1. A reasonable starting point for setting ripple current is  $\Delta I_L = 100$ mA (40% of 250mA).

$$\Delta I_{L} = \frac{V_{OUT}}{f \bullet L} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
(1)

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation. Thus, a 300mA rated inductor should be enough for most applications (250mA + 50mA). For better efficiency, choose a low DC resistance inductor. The inductor value also has an effect on Burst Mode operation. The transition to low current operation begins when the inductor current peaks fall to approximately 100mA. Lower inductor values (higher  $\Delta I_L$ ) will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase.

#### Inductor Core Selection

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on what the LTC3549 requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3549 applications.

| Table 1. | Representative | Surface | Mount | Inductors |
|----------|----------------|---------|-------|-----------|
|----------|----------------|---------|-------|-----------|

| MANU-<br>Facturer | PART NUMBER      | VALUE<br>(µH) | MAX DC<br>CURRENT<br>(A) | DCR   | HEIGHT<br>(mm) |
|-------------------|------------------|---------------|--------------------------|-------|----------------|
| Taiyo             | LB2016T2R2M      | 2.2           | 315                      | 0.13  | 1.6            |
| Yuden             | LB2012T2R2M      | 2.2           | 240                      | 0.23  | 1.25           |
|                   | LB2016T3R3M      | 3.3           | 280                      | 0.2   | 1.6            |
|                   | LB2016T4R7M      | 4.7           | 210                      | 0.25  | 1.6            |
| Panasonic         | ELT5KT4R7M       | 4.7           | 950                      | 0.2   | 1.2            |
| Murata            | LQH32CN4R7M34    | 4.7           | 450                      | 0.2   | 2              |
| TDK               | VLF3012AT2R2M1R0 | 2.2           | 1                        | 0.088 | 1.2            |
|                   | VLF3012AT3R3MR87 | 3.3           | 0.87                     | 0.11  | 1.2            |
|                   | VLF3012AT4R7MR74 | 4.7           | 0.74                     | 0.16  | 1.2            |
|                   | VLF3010AT2R2M1R0 | 2.2           | 1                        | 0.10  | 1.0            |
|                   | VLF3010AT3R3MR87 | 3.3           | 0.87                     | 0.15  | 1.0            |
|                   | VLF3010AT4R7MR70 | 4.7           | 0.74                     | 0.24  | 1.0            |

### CIN and COUT Selection

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle  $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$C_{IN}$$
 Required  $I_{RMS} \cong I_{OUT(MAX)} \frac{\left[V_{OUT}(V_{IN} - V_{OUT})\right]^{1/2}}{V_{IN}}$ 

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant devia-



tions do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Always consult the manufacturer if there is any question. The selection of  $C_{OUT}$  is driven by the required effective series resistance (ESR). Typically, once the ESR requirement for  $C_{OUT}$  has been met, the RMS current rating generally far exceeds the  $I_{RIPPLE(P-P)}$  requirement. The output ripple  $\Delta V_{OUT}$  is determined by:

$$\Delta V_{\text{OUT}} = \Delta I_{\text{L}} \left( \text{ESR} + \frac{1}{8 \bullet f \bullet C_{\text{OUT}}} \right)$$

where f = operating frequency,  $C_{OUT}$  = output capacitance and  $\Delta I_L$  = ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage. Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalum. These are specially constructed and tested for low ESR so they give the lowest ESR for a given volume. Other capacitor types include Sanyo POSCAP, Kemet T510 and T495 series, and Sprague 593D and 595D series. Consult the manufacturer for other specific recommendations.

### **Using Ceramic Input and Output Capacitors**

The LTC3549 typically will require an output capacitor in the  $4.7\mu$ F to  $10\mu$ F range for optimum stability. Higher



Figure 1. Setting the LTC3549 Output Voltage

value, lower cost ceramic capacitors are now available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. Because the LTC3549's control loop does not depend on the output capacitor's ESR for stable operation, ceramic capacitors can be used to achieve very low output ripple and small circuit size.

However, care must be taken when these capacitors are used at the input and the output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{IN}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at  $V_{IN}$ , large enough to damage the part.

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

### **Output Voltage Programming**

The output voltage is set by a resistive divider according to the following formula:

$$V_{OUT} = 0.611V \left(1 + \frac{R1}{R2}\right)$$
 (2)

The external resistive divider is connected to the output, allowing remote voltage sensing as shown in Figure 1

Table 2 gives 1% resistor values for selected output voltages.

| Table 2. Resistor Values for Selected | <b>Output Voltages</b> |
|---------------------------------------|------------------------|
|---------------------------------------|------------------------|

| R1    | R2                    |
|-------|-----------------------|
| 53.6k | 137k                  |
| 133k  | 137k                  |
| 200k  | 137k                  |
| 267k  | 137k                  |
|       | 53.6k<br>133k<br>200k |



#### **Efficiency Considerations**

The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as:

Efficiency = 100% - (L1 + L2 + L3 + ...)

where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses in LTC3549 circuits:  $V_{IN}$  quiescent current and  $I^{2}R$  losses. The  $V_{IN}$  quiescent current loss dominates the efficiency loss at very low load currents whereas the  $I^{2}R$  loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence, as illustrated in Figure 2.

 The V<sub>IN</sub> quiescent current is due to two components: the DC bias current as given in the Electrical Characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge, dQ, moves from  $V_{IN}$  to ground. The resulting dQ/dt is the current out of  $V_{IN}$  that is typically larger than the DC bias current. In continuous mode,  $I_{GATECHG} = f(Q_T + Q_B)$  where  $Q_T$  and  $Q_B$  are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to  $V_{IN}$  and thus their effects will be more pronounced at higher supply voltages.

2. I<sup>2</sup>R losses are calculated from the resistances of the internal switches,  $R_{SW}$ , and external inductor  $R_L$ . In continuous mode, the average output current flowing through inductor L is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET  $R_{DS(ON)}$  and the duty cycle (DC) as follows:

$$R_{SW} = (R_{DS(ON)TOP})(DC) + (R_{DS(ON)BOT})$$
  
(1 - DC)

The  $R_{DS(ON)}$  for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics. Thus, to obtain  $I^2R$  losses, simply add  $R_{SW}$  to  $R_L$  and multiply the result by the square of the average output current.

Other losses including  $C_{\rm IN}$  and  $C_{\rm OUT}$  ESR dissipative losses and inductor core losses generally account for less than 2% total additional loss.



Figure 2. Power Loss vs Load Current



### Thermal Considerations

In most applications the LTC3549 does not dissipate much heat due to its high efficiency. But, in applications where the LTC3549 is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the SW node will become high impedance.

To avoid the LTC3549 from exceeding the maximum junction temperature, the user will need to do a thermal analysis. The goal of the thermal analysis is to determine whether the operating conditions exceed the maximum junction temperature of the part. The temperature rise is given by:

 $\mathsf{T}_\mathsf{R} = (\mathsf{P}_\mathsf{D})(\theta_\mathsf{J}\mathsf{A})$ 

where  $P_D$  is the power dissipated by the regulator and  $\theta_{JA}$  is the thermal resistance from the junction of the die to the ambient temperature.

The junction temperature,  $T_J$ , is given by:

 $T_{\rm J} = T_{\rm A} + T_{\rm R}$ 

where  $T_A$  is the ambient temperature.

As an example, consider the LTC3549 in dropout at an input voltage of 1.6V, a load current of 250mA and an ambient temperature of 75°C. In the Switch Resistance graph shown in the Typical Performance Characteristics, the  $R_{DS(ON)}$  of the P-channel switch at 75°C is approximately 0.8 $\Omega$ . Therefore, power dissipated by the part is:

$$P_{\rm D} = I_{\rm LOAD}^2 \bullet R_{\rm DS(ON)} = 50 {\rm mW}$$

For the DCB6 package, the  $\theta_{JA}$  is 64°C/W. Thus, the junction temperature of the regulator is:

 $T_J = 75^{\circ}C + (0.05)(64) = 78.2^{\circ}C$ 

which is well below the maximum junction temperature of 125°C.

Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance  $(R_{DS(ON)})$ .

### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs,  $V_{OUT}$  immediately shifts by an amount equal to ( $\Delta I_{LOAD} \bullet ESR$ ), where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{LOAD}$  also begins to charge or discharge  $C_{OUT}$ , which generates a feedback error signal. The regulator loop then acts to return  $V_{OUT}$  to its steady state value. During this recovery time  $V_{OUT}$  can be monitored for overshoot or ringing that would indicate a stability problem. For a detailed explanation of switching control loop theory, see Application Note 76.

A second, more severe transient is caused by switching in loads with large (> 1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with  $C_{OUT}$ , causing a rapid drop in  $V_{OUT}$ . No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately (25 •  $C_{LOAD}$ ). Thus, a 10µF capacitor charging to 3.3V would require a 250µs rise time, limiting the charging current to about 130mA.



#### **Board Layout Considerations**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3549. These items are also illustrated graphically in the layout diagram of Figure 3. Check the following in your layout.

- 1. Does the capacitor  $C_{IN}$  connect to the power  $V_{IN}$  (Pin 1) and GND (Pins 2, 7) as close as possible? This capacitor provides the AC current to the internal power MOSFETs and their drivers.
- 2. Are the  $C_{OUT}$  and L1 closely connected? The (–) plate of  $C_{OUT}$  returns current to GND and the (–) plate of  $C_{IN}$ .
- 3. The resistor divider, R1 and R2, must be connected between the (+) plate of C<sub>OUT</sub> and a ground sense line terminated near GND (Exposed Pad). The feedback

signals  $V_{FB}$  should be routed away from noisy components and traces, such as the SW line (Pin 3), and its trace should be minimized.

- 4. Keep sensitive components away from the SW pins. The input capacitor  $C_{\rm IN}$  and the resistors R1 and R2 should be routed away from the SW traces and the inductors.
- 5. A ground plane is preferred, but if not available, keep the signal and power grounds segregated with small signal components returning to the GND pin at one point. They should not share the high current path of  $C_{\rm IN}$  or  $C_{\rm OUT}$ .
- 6. Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. These copper areas should be connected to  $V_{IN}$  or  $G_{ND}$ .



Figure 3a. Buck Regulator Top Layer



Figure 3b. Buck Regulator Bottom Layer



#### **Design Example**

As a design example, assume the LTC3549 is used in a 2-alkaline cell battery-powered application. The  $V_{IN}$  will be operating from a maximum of 3.1V down to about 1.8V. The load current requirement is a maximum of 250mA but most of the time it will be in standby mode, requiring only 2mA. Efficiency at both low and high load currents is important. Output voltage is 1.5V. With this information we can calculate L using Equation 3:

$$L = \frac{V_{OUT}}{f \bullet \Delta I_L} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
(3)

Substituting V<sub>OUT</sub> = 1.5V, V<sub>IN</sub> = 3.1V,  $\Delta I_L$  = 100mA and f = 2.25MHz in Equation 3 gives:

$$L = \frac{1}{2.25 \text{MHz} \bullet 100 \text{mA}} 1.5 \left( 1 - \frac{1.5}{3.1} \right) \cong 3.3 \mu \text{H}$$

For best efficiency choose a 350mA or greater inductor with less than 0.3 $\Omega$  series resistance. C<sub>IN</sub> will require an RMS current rating of at least 0.125A  $\approx I_{LOAD(MAX)}/2$  at temperature.

For the feedback resistors, choose R2 = 137k. Then, from Equation 3, R1 is 200k. Figure 4 shows the complete circuit along with its efficiency curve.



Figure 4a. High Efficiency Step-Down Regulator







Figure 4c. Load Step Response



35491

### PACKAGE DESCRIPTION



**DCB** Package 6-Lead Plastic DFN (2mm × 3mm) (Reference LTC DWG # 05-08-1715)





NOTE:

NUTE: 1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (TBD) 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED ABEA IS ONLY A BEFERENCE FOR PLIN 1 I OCATION ON THE

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



# **TYPICAL APPLICATION**



### **RELATED PARTS**

| PART NUMBER       | DESCRIPTION                                                                        | COMMENTS                                                                                                                                        |
|-------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| LTC1878           | 600mA (I <sub>OUT</sub> ), 550kHz, Synchronous<br>Step-Down DC/DC Converter        | 96% Efficiency, V <sub>IN</sub> : 2.7V to 6V, V <sub>OUT(MIN)</sub> = 0.8V, I <sub>Q</sub> = 10µA, I <sub>SD</sub> < 1µA, MS8 Package           |
| LTC1879           | 1.20A (I <sub>OUT</sub> ), 550kHz, Synchronous<br>Step-Down DC/DC Converter        | 95% Efficiency, V <sub>IN</sub> : 2.7V to 10V, V <sub>OUT(MIN)</sub> = 0.8V, I <sub>Q</sub> = 15µA, I <sub>SD</sub> < 1µA, 16-Lead TSSOP        |
| LT3020            | 100mA, Low Voltage VLD0™                                                           | $V_{IN}$ : 0.9V to 10V, $V_{OUT(MIN)}$ = 0.20V, Dropout Voltage = 0.15V, $I_Q$ = 120µA, $I_{SD} < 3\mu$ A, $V_{OUT}$ = ADJ, DFN/MS8 Packages    |
| LTC3025           | 100mA, Low Voltage VLDO                                                            | $V_{IN}$ : 0.9V to 5.5V, $V_{OUT(MIN)}$ = 0.40V, Dropout Voltage = 0.05V, $I_Q$ = 54µA, $I_{SD} < 1\muA, V_{OUT}$ = ADJ, DFN Package            |
| LTC3404           | 600mA (I <sub>OUT</sub> ), 1.4MHz, Synchronous<br>Step-Down DC/DC Converter        | 96% Efficiency, V <sub>IN</sub> : 2.7V to 6V, V <sub>OUT(MIN)</sub> = 0.8V, I <sub>Q</sub> = 10µA, I <sub>SD</sub> < 1µA, MS8 Package           |
| LTC3405/LTC3405A  | 300mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous<br>Step-Down DC/DC Converter        | 95% Efficiency, V <sub>IN</sub> : 2.5V to 5.5V, V <sub>OUT(MIN)</sub> = 0.8V, I <sub>Q</sub> = 20µA, I <sub>SD</sub> < 1µA, ThinSOT™ Package    |
| LTC3406/LTC3406B  | 600mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous<br>Step-Down DC/DC Converter        | 96% Efficiency, V_IN: 2.5V to 5.5V, V_OUT(MIN) = 0.6V, I_Q = 20\muA, I_{SD} < 1\muA, ThinSOT Package                                            |
| LTC3407/LTC3407-2 | Dual, 800mA (I <sub>OUT</sub> ), 2.25MHz, Synchronous<br>Step-Down DC/DC Converter | 95% Efficiency, V <sub>IN</sub> : 2.5V to 5.5V, V <sub>OUT(MIN)</sub> = 0.6V, I <sub>Q</sub> = 40µA, I <sub>SD</sub> < 1µA, 10-Lead MSE Package |
| LTC3409           | 600mA, 2.6MHz Low V <sub>IN</sub> , Synchronous<br>Step-Down DC/DC Converter       | 95% Efficiency, V <sub>IN</sub> : 1.6V to 5.5V, V <sub>OUT(MIN)</sub> = 0.6V, I <sub>Q</sub> = 65µA, I <sub>SD</sub> < 1µA, DFN Package         |
| LTC3410/LTC3410B  | 300mA, 2.25MHz, Synchronous Step-Down<br>DC/DC Converter                           | 96% Efficiency, V <sub>IN</sub> : 2.5V to 5.5V, V <sub>OUT(MIN)</sub> = 0.8V, I <sub>Q</sub> = 26µA/200µA, I <sub>SD</sub> < 1µA, SC70 Package  |
| LTC3411           | 1.25A (I <sub>OUT</sub> ), 4MHz, Synchronous<br>Step-Down DC/DC Converter          | 95% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.8V, IQ = 60µA, ISD < 1µA, 10-Lead MS Package                                                   |

VLDO and ThinSOT are trademarks of Linear Technology Corporation.

3549 TA03c

