### INA180-Q1, INA2180-Q1, INA4180-Q1 ZHCSI39B - APRIL 2018 - REVISED MARCH 2019 # INAx180-Q1 汽车低侧和高侧电压输出电流感应放大器 ### 1 特性 - 符合面向汽车应用的 AEC-Q100 标准 - 温度等级 1: -40°C ≤ T<sub>A</sub> ≤ +125°C - HBM ESD 分类等级 2 - CDM ESD 分类等级 C6 - 共模范围 (V<sub>CM</sub>): -0.2V 至 +26V - 高带宽: 350kHz (A1 器件) - 偏移电压: - ±150μV(最大值),V<sub>CM</sub> = 0V - ±500µV(最大值), V<sub>CM</sub> = 12V - 输出压摆率: 2V/µs - 精度: - **±1%** 增益误差(最大值) - 1µV/°C 温漂(最大值) - 增益选项: - 20V/V (A1 器件) - 50V/V (A2 器件) - 100V/V (A3 器件) - 200V/V (A4 器件) - 瞬态电流:最大为 260µA (INA180-Q1) ### 2 应用 - 电机控制 - 电池监控 - 电源管理 - 照明控制 - 过流检测 ### 3 说明 INA180-Q1、INA2180-Q1 和 INA4180-Q1 (INAx180-Q1) 电流检测放大器专为经成本优化的 解决方案而设计。这些器件是一系列电流检测放大器(也称为电流分流监控器)的一部分,可在独立于电源电压的 -0.2V至+26V范围内的共模电压中检测电流检测电阻器上的压降。INAx180-Q1集成有一个匹配的电阻器增益网络,具有四个固定增益器件选项: 20V/V、50V/V、100V/V或 200V/V。该匹配增益电阻器网络可最大限度地减小增益误差并降低温漂。 所有这些器件由 2.7V 至 5.5V 单电源供电。单通道 INA180-Q1 消耗的最大电源电流为 260μA;而双通道 INA2180-Q1 消耗的最大电源电流为 500μA,四通道 消耗的最大电源电流为 900μA。 INA180-Q1 采用具有两种不同引脚配置的 5 引脚 SOT-23 封装。INA2180-Q1 采用 8 引脚 VSSOP 封装。INA4180-Q1 采用 14 引脚 TSSOP 封装。所有器件选项都具有 -40°C 至 +125°C 的扩展额定工作温度范围。 器件信息(1) | | HH 11 1H 10. | | |------------|--------------|-----------------| | 器件型号 | 封装 | 封装尺寸 (标称值) | | INA180-Q1 | SOT-23 (5) | 2.90mm × 1.60mm | | INA2180-Q1 | VSSOP (8) | 3.00mm × 3.00mm | | INA4180-Q1 | TSSOP (14) | 5.00mm × 4.40mm | (1) 如需了解所有可用封装,请参阅产品说明书末尾的封装选项附录。 ### 典型应用电路 | _ | | |---|------------| | | <b>—</b> . | | | 70 | | | - 210 | | | | | 1 | 特性 1 | 9 Application and Implementation | 19 | |---|--------------------------------------|---------------------------------------------|-----| | 2 | 应用 1 | 9.1 Application Information | 19 | | 3 | 说明 1 | 9.2 Typical Application | 23 | | 4 | 修订历史记录 2 | 10 Power Supply Recommendations | 2 | | 5 | Device Comparison Table3 | 10.1 Common-Mode Transients Greater Than 26 | V 2 | | 6 | Pin Configuration and Functions 3 | 11 Layout | 26 | | 7 | Specifications5 | 11.1 Layout Guidelines | 20 | | | 7.1 Absolute Maximum Ratings 5 | 11.2 Layout Examples | 20 | | | 7.2 ESD Ratings | <b>12</b> 器件和文档支持 | 29 | | | 7.3 Recommended Operating Conditions | 12.1 文档支持 | 29 | | | 7.4 Thermal Information5 | 12.2 相关链接 | | | | 7.5 Electrical Characteristics | 12.3 接收文档更新通知 | | | | 7.6 Typical Characteristics | 12.4 社区资源 | | | 8 | Detailed Description 14 | 12.5 商标 | | | | 8.1 Overview 14 | 12.6 静电放电警告 | 29 | | | 8.2 Functional Block Diagrams | 12.7 术语表 | | | | 8.3 Feature Description | 13 机械、封装和可订购信息 | 29 | | | 8.4 Device Functional Modes | | | | | | | | ### 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 # Changes from Revision A (July 2018) to Revision BPage• 已更改 将 INA180-Q1 器件从产品预览更改为生产数据(有效)1• 已添加 new paragraph regarding phase reversal to end of Input Differential Overload section18Changes from Original (April 2018) to Revision APage• 已更改 将 INA4180-Q1 器件从预览更改为生产数据(有效)1 ### 5 Device Comparison Table | PRODUCT | NUMBER OF CHANNELS | GAIN (V/V) | |----------------------------|--------------------|------------| | INA180A1-Q1 <sup>(1)</sup> | 1 | 20 | | INA180A2-Q1 <sup>(1)</sup> | 1 | 50 | | INA180A3-Q1 <sup>(1)</sup> | 1 | 100 | | INA180A4-Q1 <sup>(1)</sup> | 1 | 200 | | INA180B1-Q1 <sup>(1)</sup> | 1 | 20 | | INA180B2-Q1 <sup>(1)</sup> | 1 | 50 | | INA180B3-Q1 <sup>(1)</sup> | 1 | 100 | | INA180B4-Q1 <sup>(1)</sup> | 1 | 200 | | INA2180A1-Q1 | 2 | 20 | | INA2180A2-Q1 | 2 | 50 | | INA2180A3-Q1 | 2 | 100 | | INA2180A4-Q1 | 2 | 200 | | INA4180A1-Q1 | 4 | 20 | | INA4180A2-Q1 | 4 | 50 | | INA4180A3-Q1 | 4 | 100 | | INA4180A4-Q1 | 4 | 200 | <sup>(1)</sup> INA180A devices use pinout A. INA180B devices use pinout B. See the *Pin Configuration and Functions* section for more information. ### 6 Pin Configuration and Functions Pin Functions: INA180-Q1 (Single Channel) | | PIN | | | | | |------|--------------------|--------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | SOT-23<br>Pinout A | SOT-23<br>Pinout B | TYPE | DESCRIPTION | | | GND | 2 | 2 | Analog | Ground | | | IN- | 4 | 3 | Analog input | Current-sense amplifier negative input. For high-side applications, connect to load side of sense resistor. For low-side applications, connect to ground side of sense resistor. | | | IN+ | 3 | 1 | Analog input | Current-sense amplifier positive input. For high-side applications, connect to bus-voltage side of sense resistor. For low-side applications, connect to load side of sense resistor. | | | OUT | 1 | 4 | Analog output | Output voltage | | | VS | 5 | 5 | Analog | Power supply, 2.7 V to 5.5 V | | ### Pin Functions: INA2180-Q1 (Dual Channel) and INA4180-Q1 (Quad Channel) | PIN | | | TVDE | DECODIDETION | | | | |------|------------|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | INA2180-Q1 | INA4180-Q1 | TYPE | DESCRIPTION | | | | | GND | 4 | 11 | Analog | Ground | | | | | IN-1 | 2 | 2 | Analog input | Current-sense amplifier negative input for channel 1. For high-side applications, connect to load side of channel-1 sense resistor. For low-side applications, connect to ground side of channel-1 sense resistor. | | | | | IN+1 | 3 | 3 | Analog input | Current-sense amplifier positive input for channel 1. For high-side applications, connect to bus-voltage side of channel-1 sense resistor. For low-side applications, connect to load side of channel-1 sense resistor. | | | | | IN-2 | 6 | 6 | Analog input | Current-sense amplifier negative input for channel 2. For high-side applications, connect to load side of channel-2 sense resistor. For low-side applications, connect to ground side of channel-2 sense resistor. | | | | | IN+2 | 5 | 5 | Analog input | Current-sense amplifier positive input for channel 2. For high-side applications, connect to bus-voltage side of channel-2 sense resistor. For low-side applications, connect to load side of channel-2 sense resistor. | | | | | IN-3 | _ | 9 | Analog input | Current-sense amplifier negative input for channel 3. For high-side applications, connect to load side of channel-3 sense resistor. For low-side applications, connect to ground side of channel-3 sense resistor. | | | | | IN+3 | _ | 10 | Analog input | Current-sense amplifier positive input for channel 3. For high-side applications, connect to bus-voltage side of channel-3 sense resistor. For low-side applications, connect to load side of channel-3 sense resistor. | | | | | IN-4 | _ | 13 | Analog input | Current-sense amplifier negative input for channel 4. For high-side applications, connect to load side of channel-4 sense resistor. For low-side applications, connect to ground side of channel-4 sense resistor. | | | | | IN+4 | _ | 12 | Analog input | Current-sense amplifier positive input for channel 4. For high-side applications, connect to bus-voltage side of channel-4 sense resistor. For low-side applications, connect to load side of channel-4 sense resistor. | | | | | OUT1 | 1 | 1 | Analog output | Channel 1 output voltage | | | | | OUT2 | 7 | 7 | Analog output | Channel 2 output voltage | | | | | OUT3 | | 8 | Analog output | Channel 3 output voltage | | | | | OUT4 | | 14 | Analog output | Channel 4 output voltage | | | | | VS | 8 | 4 | Analog | Power supply, 2.7 V to 5.5 V | | | | ### 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------------------------------|--------------------------------------------------------|-----------|----------------------|------| | Supply voltage, V <sub>S</sub> | | | 6 | V | | Analas issues INL INL (2)(3) | Differential (V <sub>IN+</sub> ) – (V <sub>IN-</sub> ) | -28 | 28 | | | Analog inputs, IN+, IN- <sup>(2)(3)</sup> | Common-mode <sup>(4)</sup> | GND - 0.3 | 28 | V | | Output voltage | | GND - 0.3 | V <sub>S</sub> + 0.3 | V | | Maximum output current, I <sub>OUT</sub> | | | 8 | mA | | Operating free-air temperature, T <sub>A</sub> | | -55 | 150 | °C | | Junction temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>sta</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | ., | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±3000 | ., | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |----------------|-----------------------------------------|------|-----|-----|------| | $V_{CM}$ | Common-mode input voltage (IN+ and IN-) | -0.2 | 12 | 26 | V | | Vs | Operating supply voltage | 2.7 | 5 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | | 125 | °C | ### 7.4 Thermal Information | | | INA180-Q1 | INA2180-Q1 | INA4180-Q1 | | |----------------------|----------------------------------------------|--------------|-------------|------------|------| | | THERMAL METRIC (1) | DBV (SOT-23) | DGK (VSSOP) | PW (TSSOP) | UNIT | | | | 6 PINS | 8 PINS | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 197.1 | 177.9 | 115.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 95.8 | 65.6 | 44.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 53.1 | 99.3 | 59.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 23.4 | 10.5 | 4.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 52.7 | 97.9 | 58.6 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> $V_{IN+}$ and $V_{IN-}$ are the voltages at the IN+ and IN- pins, respectively. <sup>(3)</sup> Sustained operation between 26 V and 28 V for more than a few minutes may cause permanent damage to the device. <sup>(4)</sup> Input voltage at any pin can exceed the voltage shown if the current at that pin is limited to 5 mA. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.5 Electrical Characteristics at $T_A = 25$ °C, $V_S = 5$ V, $V_{IN+} = 12$ V, and $V_{SENSE} = V_{IN+} - V_{IN-}$ (unless otherwise noted) | | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------|-------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------|------------------------------|--------------------------------|--------------------|--| | INPUT | | | | | | | | | | CMRR | Common-mode rejection ratio, RTI <sup>(1)</sup> | $V_{IN+} = 0 \text{ V to } 2$<br>$T_A = -40^{\circ}\text{C to}$ | 26 V, V <sub>SENSE</sub> = 10 mV,<br>+125°C | 84 | 100 | | dB | | | V | Offset voltage (2), RTI | | | | ±100 | ±500 | μV | | | Vos | Oliset Voltage 17, KTI | $V_{IN+} = 0 V$ | $V_{IN+} = 0 V$ | | ±25 | ±150 | μν | | | dV <sub>OS</sub> /dT | Offset drift, RTI | $T_A = -40^{\circ}C$ to | $T_{A} = -40$ °C to +125°C | | 0.2 | 1 | μV/°C | | | PSRR | Power-supply rejection ratio, RTI | V <sub>S</sub> = 2.7 V to | <sub>S</sub> = 2.7 V to 5.5 V, V <sub>SENSE</sub> = 10 mV | | ±8 | ±40 | $\mu V/V$ | | | | Input bias current | V <sub>SENSE</sub> = 0 m <sup>V</sup> | V, V <sub>IN+</sub> = 0 V | | 0.1 | | μA | | | I <sub>IB</sub> | input bias current | V <sub>SENSE</sub> = 0 m <sup>V</sup> | / | | 80 | | μА | | | I <sub>IO</sub> | Input offset current | V <sub>SENSE</sub> = 0 m <sup>V</sup> | / | | ±0.05 | | μΑ | | | OUTPUT | | | | | | | | | | | | A1 devices | | | 20 | | | | | 0 | O i | A2 devices | | | 50 | | 1/0/ | | | G | Gain | A3 devices | | | 100 | | V/V | | | | | A4 devices | | | 200 | | | | | E <sub>G</sub> | Gain error | $V_{OUT} = 0.5 \text{ V t}$<br>$T_{A} = -40^{\circ}\text{C to}$ | | | ±0.1% | ±1% | | | | | Gain error vs temperature | $T_A = -40$ °C to | +125°C | | 1.5 | 20 | ppm/°C | | | | Nonlinearity error | V <sub>OUT</sub> = 0.5 V t | o V <sub>S</sub> – 0.5 V | | ±0.01% | | | | | | Maximum capacitive load | No sustained | oscillation | | 1 | | nF | | | VOLTAG | E OUTPUT <sup>(3)</sup> | 1 | , | | | • | | | | V <sub>SP</sub> | Swing to V <sub>S</sub> power-supply rail (4) | $R_L = 10 \text{ k}\Omega$ to | GND, $T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | | (V <sub>S</sub> ) – 0.02 | $(V_S) - 0.03$ | V | | | $V_{SN}$ | Swing to GND <sup>(4)</sup> | $R_L = 10 \text{ k}\Omega \text{ to}$ | GND, T <sub>A</sub> = -40°C to +125°C | | (V <sub>GND</sub> ) + 0.0005 | (V <sub>GND</sub> ) +<br>0.005 | V | | | FREQUE | NCY RESPONSE | | | | | | | | | | | A1 devices, C | <sub>LOAD</sub> = 10 pF | | 350 | | | | | DW | B. 1.18 | A2 devices, C | <sub>LOAD</sub> = 10 pF | | 210 | | l | | | BW | Bandwidth | A3 devices, C | <sub>LOAD</sub> = 10 pF | | 150 | | kHz | | | | | A4 devices, C | <sub>LOAD</sub> = 10 pF | | 105 | | | | | SR | Slew rate | | | | 2 | | V/µs | | | NOISE, R | RTI | 11 | | | | | | | | | Voltage noise density | | | | 40 | | nV/√ <del>Hz</del> | | | POWER | | 1 | - | | | | | | | | Quiescent current | | V <sub>SENSE</sub> = 10 mV | | 197 | 260 | | | | | | INA180-Q1 | $V_{SENSE} = 10 \text{ mV}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 300 | | | | | | | | V <sub>SENSE</sub> = 10 mV | | 355 | 500 | | | IQ | | INA2180-Q1 | $V_{SENSE} = 10 \text{ mV}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 520 | μA | | | | | | 52.152 , A | | | - | | | | | | INA4180-Q1 | V <sub>SENSE</sub> = 10 mV | | 690 | 900 | | | <sup>(1)</sup> RTI = referred-to-input. (2) Offset voltage is obtained by linear extrapolation to V<sub>SENSE</sub> = 0 V with V<sub>SENSE</sub> = 10% to 90% of full-scale-range. <sup>(4)</sup> Swing specifications are tested with an overdriven input condition. ### 7.6 Typical Characteristics 图 11. Gain Error Production Distribution A1 图 12. Gain Error Production Distribution A2 图 25. Quiescent Current vs Temperature (INA4180-Q1) 图 26. Quiescent Current vs Common-Mode Voltage (INA180-Q1) 图 27. Quiescent Current vs Common-Mode Voltage for All Amplifiers (INA2180-Q1) 图 28. Quiescent Current vs Common-Mode Voltage for All Amplifiers (INA4180-Q1) 图 29. Input-Referred Voltage Noise vs Frequency (A3 Devices) 图 30. 0.1-Hz to 10-Hz Voltage Noise (Referred-to-Input) ### 8 Detailed Description ### 8.1 Overview The INA180-Q1, INA2180-Q1, and INA4180-Q1 (INAx180-Q1) are automotive-grade, 26-V, common-mode, current-sensing amplifiers used in both low-side and high-side configurations. These specially-designed, current-sensing amplifiers accurately measures voltages developed across current-sensing resistors on common-mode voltages that far exceed the supply voltage powering the device. Current can be measured on input voltage rails as high as 26 V, and the devices can be powered from supply voltages as low as 2.7 V. ### 8.2 Functional Block Diagrams 图 39. INA180-Q1 Functional Block Diagram 图 40. INA2180-Q1 Functional Block Diagram # Functional Block Diagrams (接下页) 图 41. INA4180-Q1 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 High Bandwidth and Slew Rate The INAx180-Q1 support small-signal bandwidths as high as 350 kHz, and large-signal slew rates of 2 V/µs. The ability to detect rapid changes in the sensed current, as well as the ability to quickly slew the output, make the INAx180-Q1 a good choice for applications that require a quick response to input current changes. One application that requires high bandwidth and slew rate is low-side motor control, where the ability to follow rapid changing current in the motor allows for more accurate control over a wider operating range. Another application that requires higher bandwidth and slew rates is system fault detection, where the INAx180-Q1 are used with an external comparator and a reference to quickly detect when the sensed current is out of range. ### 8.3.2 Wide Input Common-Mode Voltage Range The INAx180-Q1 support input common-mode voltages from -0.2 V to +26 V. Because of the internal topology, the common-mode range is not restricted by the power-supply voltage (V<sub>S</sub>) as long as V<sub>S</sub> stays within the operational range of 2.7 V to 5.5 V. The ability to operate with common-mode voltages greater or less than V<sub>S</sub> allow the INAx180-Q1 to be used in high-side, as well as low-side, current-sensing applications, as shown in 8 42. 图 42. High-Side and Low-Side Sensing Connections ### 8.3.3 Precise Low-Side Current Sensing When used in low-side current sensing applications the offset voltage of the INAx180-Q1 is within $\pm 150~\mu V$ . The low offset performance of the INAx180-Q1 has several benefits. First, the low offset allows the device to be used in applications that must measure current over a wide dynamic range. In this case, the low offset improves the accuracy when the sensed currents are on the low end of the measurement range. Another advantage of low offset is the ability to sense lower voltage drop across the sense resistor accurately, thus allowing a lower-value shunt resistor. Lower-value shunt resistors reduce power loss in the current sense circuit, and help improve the power efficiency of the end application. The gain error of the INAx180-Q1 is specified to be within 1% of the actual value. As the sensed voltage becomes much larger than the offset voltage, this voltage becomes the dominant source of error in the current sense measurement. ### Feature Description (接下页) ### 8.3.4 Rail-to-Rail Output Swing The INAx180-Q1 allow linear current sensing operation with the output close to the supply rail and GND. The maximum specified output swing to the positive rail is 30 mV, and the maximum specified output swing to GND is only 5 mV. In order to compare the output swing of the INAx180-Q1 to an equivalent operational amplifier (op amp), the inputs are overdriven to approximate the open-loop condition specified in op amp data sheets. The current-sense amplifier is a closed-loop system; therefore, the output swing to GND can be limited by the product of the offset voltage and amplifier gain. For devices that have positive offset voltages, the swing to GND is limited by the larger of either the offset voltage multiplied by the gain or the swing to GND specified in the *Electrical Characteristics* table. For example, in an application where the INA180A4-Q1 (gain = 200 V/V) is used for low-side current sensing and the device has an offset of 40 $\mu$ V, the product of the device offset and gain results in a value of 8 mV, greater than the specified negative swing value. Therefore, the swing to GND for this example is 8 mV. If the same device has an offset of –40 $\mu$ V, then the calculated zero differential signal is –8 mV. In this case, the offset helps overdrive the swing in the negative direction, and swing performance is consistent with the value specified in the *Electrical Characteristics* table. The offset voltage is a function of the common-mode voltage as determined by the CMRR specification; therefore, the offset voltage increases when higher common-mode voltages are present. The increase in offset voltage limits how low the output voltage can go during a zero-current condition when operating at higher common-mode voltages. \$\mathbb{3}\$ 43 shows the typical limitation of the zero-current output voltage vs common-mode voltage for each gain option. 图 43. Zero-Current Output Voltage vs Common-Mode Voltage ### 8.4 Device Functional Modes ### 8.4.1 Normal Mode The INAx180-Q1 is in normal operation when the following conditions are met: - The power supply voltage (V<sub>S</sub>) is between 2.7 V and 5.5 V. - The common-mode voltage (V<sub>CM</sub>) is within the specified range of -0.2 V to +26 V. - The maximum differential input signal times gain is less than V<sub>S</sub> minus the output voltage swing to V<sub>S</sub>. - The minimum differential input signal times gain is greater than the swing to GND (see the *Rail-to-Rail Output Swing* section). During normal operation, the device produces an output voltage that is the *gained-up* representation of the difference voltage from IN+ to IN-. ### Device Functional Modes (接下页) ### 8.4.2 Input Differential Overload If the differential input voltage ( $V_{IN+} - V_{IN-}$ ) times gain exceeds the voltage swing specification, the INAx180-Q1 drive the output as close as possible to the positive supply, and does not provide accurate measurement of the differential input voltage. If this input overload occurs during normal circuit operation, then reduce the value of the shunt resistor or use a lower-gain version with the chosen sense resistor to avoid this mode of operation. If a differential overload occurs in a fault event, then the output of the INAx180-Q1 return to the expected value approximately 20 $\mu$ s after the fault condition is removed. When the INAx180-Q1 output is driven to either the supply rail or ground, increasing the differential input voltage does not damage the device as long as the absolute maximum ratings are not violated. Following these guidelines, the INAx180-Q1 output maintains polarity, and does not suffer from phase reversal. ### 8.4.3 Shutdown Mode Although the INAx180-Q1 do not have a shutdown pin, the low power consumption of the device allows the output of a logic gate or transistor switch to power the INAx180-Q1. This gate or switch turns on and off the INAx180-Q1 power-supply quiescent current. However, in current shunt monitoring applications, there is also a concern for how much current is drained from the shunt circuit in shutdown conditions. Evaluating this current drain involves considering the simplified schematic of the INAx180-Q1 in shutdown mode, as shown in ₹ 44. 图 44. Basic Circuit to Shut Down the INxA180-Q1 There is typically more than 500 k $\Omega$ of impedance (from the combination of 500-k $\Omega$ feedback and input gain set resistors) from each input of the INAx180-Q1 to the OUT pin and to the GND pin. The amount of current flowing through these pins depends on the voltage at the connection. Regarding the 500- $k\Omega$ path to the output pin, the output stage of a disabled INAx180-Q1 does constitute a good path to ground. Consequently, this current is directly proportional to a shunt common-mode voltage present across a 500- $k\Omega$ resistor. As a final note, as long as the shunt common-mode voltage is greater than $V_S$ when the device is powered up, there is an additional and well-matched 55- $\mu$ A typical current that flows in each of the inputs. If less than $V_S$ , the common-mode input currents are negligible, and the only current effects are the result of the 500- $k\Omega$ resistors. ### 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The INAx180-Q1 amplify the voltage developed across a current-sensing resistor as current flows through the resistor to the load or ground. ### 9.1.1 Basic Connections ₹ 45 shows the basic connections of the INA180-Q1. Connect the input pins (IN+ and IN−) as closely as possible to the shunt resistor to minimize any resistance in series with the shunt resistor. NOTE: For best measurement accuracy, connect analog-to-digital converter (ADC) reference or microcontroller ground as closely as possible to the INAx180-Q1 GND pin, and add an RC filter between the output of the INAx180-Q1 and the ADC. See *Closed-Loop Analysis of Load-Induced Amplifier Stability Issues Using* $Z_{OUT}$ for more details. ### 图 45. Basic Connections for the INA180 A power-supply bypass capacitor of at least $0.1~\mu F$ is required for proper operation. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise. Connect bypass capacitors close to the device pins. (1) (2) ### Application Information (接下页) ### 9.1.2 R<sub>SENSE</sub> and Device Gain Selection The accuracy of the INAx180-Q1 is maximized by choosing the current-sense resistor to be as large as possible. A large sense resistor maximizes the differential input signal for a given amount of current flow and reduces the error contribution of the offset voltage. However, there are practical limits as to how large the current-sense resistor can be in a given application. The INAx180-Q1 have a typical input bias currents of 80 μA for each input when operated at a 12-V common-mode voltage input. When large current-sense resistors are used, these bias currents cause increased offset error and reduced common-mode rejection. Therefore, using current-sense resistors larger than a few ohms is generally not recommended for applications that require current-monitoring accuracy. A second common restriction on the value of the current-sense resistor is the maximum allowable power dissipation that is budgeted for the resistor. 公式 1 gives the maximum value for the current sense resistor for a given power dissipation budget: $$R_{SENSE} < \frac{PD_{MAX}}{I_{MAX}^2}$$ ### where: - PD<sub>MAX</sub> is the maximum allowable power dissipation in R<sub>SENSE</sub>. - I<sub>MAX</sub> is the maximum current that will flow through R<sub>SENSE</sub>. An additional limitation on the size of the current-sense resistor and device gain is due to the power-supply voltage, $V_S$ , and device swing to rail limitations. In order to make sure that the current-sense signal is properly passed to the output, both positive and negative output swing limitations must be examined. $\triangle \vec{\pi}$ 2 provides the maximum values of $R_{SENSE}$ and GAIN to keep the device from hitting the positive swing limitation. $$I_{MAX} \times R_{SENSE} \times GAIN < V_{SP}$$ ### where: - I<sub>MAX</sub> is the maximum current that will flow through R<sub>SENSE</sub>. - · GAIN is the gain of the current sense-amplifier. - V<sub>SP</sub> is the positive output swing as specified in the data sheet. To avoid positive output swing limitations when selecting the value of R<sub>SENSE</sub>, there is always a trade-off between the value of the sense resistor and the gain of the device under consideration. If the sense resistor selected for the maximum power dissipation is too large, then it is possible to select a lower-gain device in order to avoid positive swing limitations. The negative swing limitation places a limit on how small of a sense resistor can be used in a given application. 公式 3 provides the limit on the minimum size of the sense resistor. $$I_{MIN} \times R_{SENSE} \times GAIN > V_{SN}$$ ### where: - I<sub>MIN</sub> is the minimum current that will flow through R<sub>SENSE</sub>. - GAIN is the gain of the current sense amplifier. - V<sub>SN</sub> is the negative output swing of the device (see Rail-to-Rail Output Swing). ### Application Information (接下页) ### 9.1.3 Signal Filtering Provided that the INAx180-Q1 output is connected to a high impedance input, the best location to filter is at the device output using a simple RC network from OUT to GND. Filtering at the output attenuates high-frequency disturbances in the common-mode voltage, differential input signal, and INAx180-Q1 power-supply voltage. If filtering at the output is not possible, or filtering of only the differential input signal is required, it is possible to apply a filter at the input pins of the device. 46 provides an example of how a filter can be used on the input pins of the device. 图 46. Filter at Input Pins The addition of external series resistance creates an additional error in the measurement; therefore, the value of these series resistors must be kept to 10 $\Omega$ (or less, if possible) to reduce impact to accuracy. The internal bias network shown in $\ 2000$ 46 present at the input pins creates a mismatch in input bias currents when a differential voltage is applied between the input pins. If additional external series filter resistors are added to the circuit, the mismatch in bias currents results in a mismatch of voltage drops across the filter resistors. This mismatch creates a differential error voltage that subtracts from the voltage developed across the shunt resistor. This error results in a voltage at the device input pins that is different than the voltage developed across the shunt resistor. Without the additional series resistance, the mismatch in input bias currents has little effect on device operation. The amount of error these external filter resistors add to the measurement can be calculated using $\ \Delta \vec{x} \ 5$ , where the gain error factor is calculated using $\ \Delta \vec{x} \ 4$ . The amount of variance in the differential voltage present at the device input relative to the voltage developed at the shunt resistor is based both on the external series resistance ( $R_F$ ) value as well as internal input resistor $R_{INT}$ , as shown in 图 46. The reduction of the shunt voltage reaching the device input pins appears as a gain error when comparing the output voltage relative to the voltage across the shunt resistor. A factor can be calculated to determine the amount of gain error that is introduced by the addition of external series resistance. Calculate the expected deviation from the shunt voltage to what is measured at the device input pins is given using 公式 4: Gain Error Factor = $$\frac{1250 \times R_{INT}}{(1250 \times R_F) + (1250 \times R_{INT}) + (R_F \times R_{INT})}$$ where: - R<sub>INT</sub> is the internal input resistor. - R<sub>F</sub> is the external series resistance. (4) ### Application Information (接下页) With the adjustment factor from $\Delta \vec{\exists} 4$ , including the device internal input resistance, this factor varies with each gain version, as shown in $\bar{\texttt{z}} 1$ . Each individual device gain error factor is shown in $\bar{\texttt{z}} 2$ . ### 表 1. Input Resistance | PRODUCT | GAIN | R <sub>INT</sub> (kΩ) | |--------------|------|-----------------------| | INAx180A1-Q1 | 20 | 25 | | INAx180A2-Q1 | 50 | 10 | | INAx180A3-Q1 | 100 | 5 | | INAx180A4-Q1 | 200 | 2.5 | ### 表 2. Device Gain Error Factor | PRODUCT | SIMPLIFIED GAIN ERROR FACTOR | |--------------|---------------------------------| | | 25000 | | INAx180A1-Q1 | $(21 \times R_F) + 25000$ | | INAx180A2-Q1 | 10000 | | | $(9 \times R_F) + 10000$ | | INIA400A2 O4 | 1000 | | INAx180A3-Q1 | R <sub>F</sub> +1000 | | | 2500 | | INAx180A4-Q1 | $\overline{(3\times R_F)+2500}$ | The gain error that can be expected from the addition of the external series resistors can then be calculated based on 公式 5: Gain Error (%) = $$100 - (100 \times Gain Error Factor)$$ (5) For example, using an INA180A2-Q1 and the corresponding gain error equation from $\frac{1}{8}$ 2, a series resistance of 10 $\Omega$ results in a gain error factor of 0.991. The corresponding gain error is then calculated using $\frac{1}{2}$ 5, resulting in an additional gain error of approximately 0.89% solely because of the external 10- $\Omega$ series resistors. ### 9.2 Typical Application 图 47. Low-Side Sensing ### 9.2.1 Design Requirements The design requirements for the circuit shown in 图 47, are listed in 表 3 | DESIGN PARAMETER | EXAMPLE VALUE | | | | |-----------------------------------------|----------------------------------------------------------|--|--|--| | Power-supply voltage, V <sub>S</sub> | 5 V | | | | | Low-side current sensing | $V_{CM} = 0 V$ | | | | | R <sub>SENSE</sub> power loss | < 900 mW | | | | | Maximum sense current, I <sub>MAX</sub> | 40 A | | | | | Current sensing error | Less than 1.5% at maximum current, T <sub>J</sub> = 25°C | | | | | Small-signal bandwidth | > 80 kHz | | | | 表 3. Design Parameters ### 9.2.2 Detailed Design Procedure The maximum value of the current sense resistor is calculated based on the maximum power loss requirement. By applying $\Delta \vec{\pi}$ 1, the maximum value of the current-sense resistor is calculated to be 0.563 m $\Omega$ . This is the maximum value for sense resistor R<sub>SENSE</sub>; therefore, select R<sub>SENSE</sub> to be 0.5 m $\Omega$ because it is the closest standard resistor value that meets the power-loss requirement. The next step is to select the appropriate gain and reduce $R_{SENSE}$ , if needed, to keep the output signal swing within the $V_S$ range. Using 公式 2, and given that $I_{MAX} = 40$ A and $R_{SENSE} = 0.5$ m $\Omega$ , the maximum current-sense gain calculated to avoid the positive swing-to-rail limitations on the output is 248.5. To maximize the output signal range, the INA180A4-Q1 (gain = 200) device is selected for this application. To calculate the accuracy at peak current, the two factors that must be determined are the gain error and the offset error. The gain error of the INAx180-Q1 is specified to be a maximum of 1%. The error due to the offset is constant, and is specified to be 125 μV (maximum) for the conditions where $V_{CM}=0$ V and $V_S=5$ V. Using $\Delta \vec{x}$ 6, the percentage error contribution of the offset voltage is calculated to be 0.75%, with total offset error = 150 μV, $R_{SENSE}=0.5$ mΩ, and $I_{SENSE}=40$ A. $$\mu$$ V, R<sub>SENSE</sub> = 0.5 mΩ, and I<sub>SENSE</sub> = 40 A. Total Offset Error (%) = $$\frac{\text{Total Offset Error (V)}}{\text{I}_{SENSE} \times \text{R}_{SENSE}} \times 100\%$$ (6) One method of calculating the total error is to add the gain error to the percentage contribution of the offset error. However, in this case, the gain error and the offset error do not have an influence or correlation to each other. A more statistically accurate method of calculating the total error is to use the RSS sum of the errors, as shown in 公式 7: Total Error (%) = $$\sqrt{\text{Total Gain Error (%)}^2 + \text{Total Offset Error (%)}^2}$$ (7) After applying $\Delta \vec{x}$ 7, the total current sense error at maximum current is calculated to be 1.25%, and that is less than the design example requirement of 1.5%. The INA180A4-Q1 (gain = 200) also has a bandwidth of 105 kHz that meets the small-signal bandwidth requirement of 80 kHz. If higher bandwidth is required, lower-gain devices can be used at the expense of either reduced output voltage range or an increased value of $R_{\text{SENSE}}$ . ### 9.2.3 Application Curve 图 48. Output Response ### 10 Power Supply Recommendations The input circuitry of the INAx180-Q1 accurately measures beyond the power-supply voltage, $V_S$ . For example, $V_S$ can be 5 V, whereas the bus supply voltage at IN+ and IN- can be as high as 26 V. However, the output voltage range of the OUT pin is limited by the voltages on the VS pin. The INAx180-Q1 also withstand the full differential input signal range up to 26 V at the IN+ and IN- input pins, regardless of whether or not the device has power applied at the VS pin. ### 10.1 Common-Mode Transients Greater Than 26 V With a small amount of additional circuitry, the INAx180-Q1 can be used in circuits subject to transients higher than 26 V, such as automotive applications. Use only Zener diodes or Zener-type transient absorbers (sometimes referred to as transzorbs)—any other type of transient absorber has an unacceptable time delay. Start by adding a pair of resistors as a working impedance for the Zener diode, as shown 8 49. Keep these resistors as small as possible; most often, around 10 $\Omega$ . Larger values can be used with an effect on gain that is discussed in the transients 图 49. Transient Protection Using Dual Zener Diodes In the event that low-power Zener diodes do not have sufficient transient absorption capability, a higher-power transzorb must be used. The most package-efficient solution involves using a single transzorb and back-to-back diodes between the device inputs, as shown in 图 50. The most space-efficient solutions are dual, series-connected diodes in a single SOT-523 or SOD-523 package. In either of the examples shown in 图 49 and 图 50, the total board area required by the INAx180-Q1 with all protective components is less than that of an SO-8 package, and only slightly greater than that of an MSOP-8 package. 图 50. Transient Protection Using a Single Transzorb and Input Clamps ### Common-Mode Transients Greater Than 26 V (接下页) For a reference design example, see Current Shunt Monitor With Transient Robustness Reference Design. ### 11 Layout ### 11.1 Layout Guidelines - Connect the input pins to the sensing resistor using a Kelvin or 4-wire connection. This connection technique makes sure that only the current-sensing resistor impedance is detected between the input pins. Poor routing of the current-sensing resistor commonly results in additional resistance present between the input pins. Given the very low ohmic value of the current resistor, any additional high-current carrying impedance can cause significant measurement errors. - Place the power-supply bypass capacitor as close as possible to the device power supply and ground pins. The recommended value of this bypass capacitor is 0.1 µF. Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies. - When routing the connections from the current sense resistor to the device, keep the trace lengths as close as possible in order to minimize any impedance mismatch. ### 11.2 Layout Examples 图 51. Single-Channel Recommended Layout (Pinout A) # Layout Examples (接下页) 图 52. Dual-Channel Recommended Layout ### Layout Examples (接下页) 图 53. Quad-Channel Recommended Layout ### 12 器件和文档支持 ### 12.1 文档支持 ### 12.1.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《INA180-181EVM 用户指南》 - 德州仪器 (TI),《*INA2180-2181EVM 用户指南》* - 《INA4180-4181EVM 用户指南》 德州仪器 (TI), ### 12.2 相关链接 表 4 列出了快速访问链接。类别包括技术文档、支持和社区资源、工具与软件,以及立即订购快速访问。 | 器件 | 产品文件夹 | 立即订购 | 技术文档 | 工具与软件 | 支持和社区 | | | | | |------------|-------|-------|-------|-------|-------|--|--|--|--| | INA180-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | | | | | INA2180-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | | | | | INA4180-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | | | | 表 4. 相关链接 ### 12.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。 TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. ### 12.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 ▲ SSD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 ### 12.7 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ### 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。 ### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 4-May-2019 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------| | INA180A1QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 18ID | Samples | | INA180A2QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1MN3 | Sample | | INA180A3QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1MO3 | Sample | | INA180A4QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1MP3 | Sample | | INA180B1QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1MV3 | Sample | | INA180B2QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1MW3 | Sample | | INA180B3QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1MX3 | Sample | | INA180B4QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1MZ3 | Sample | | INA2180A1QDGKRQ1 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1016 | Sample | | INA2180A2QDGKRQ1 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1026 | Sample | | INA2180A3QDGKRQ1 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1036 | Sample | | INA2180A4QDGKRQ1 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1D26 | Sample | | INA4180A1QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 4180A1Q | Sample | | INA4180A2QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 4180A2Q | Sample | | INA4180A3QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 4180A3Q | Sample | | INA4180A4QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 4180A4Q | Sample | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. ### **PACKAGE OPTION ADDENDUM** 4-May-2019 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 4-May-2019 ### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity AO | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | INA180A1QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA180A2QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA180A3QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA180A4QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA180B1QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA180B2QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA180B3QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA180B4QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA2180A1QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | INA2180A2QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | INA2180A3QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | INA4180A1QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | INA4180A2QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | INA4180A3QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | INA4180A4QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 4-May-2019 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | INA180A1QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA180A2QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA180A3QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA180A4QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA180B1QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA180B2QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA180B3QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA180B4QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | INA2180A1QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | INA2180A2QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | INA2180A3QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | INA4180A1QPWRQ1 | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | INA4180A2QPWRQ1 | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | INA4180A3QPWRQ1 | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | INA4180A4QPWRQ1 | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE TRANSISTOR - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ### PLASTIC SMALL OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司